Freescale Semiconductor Product Preview Document Number: MC34830 Rev. 1.0, 9/2008 HD to SD Adjustable Bandwidth Video Buffer with DC Restore 34830 The 34830 is a very high performance video buffer that can handle HDTV bandwidths up to 1080p resolution. The integrated input clamp works with all sync formats and all types of video signals. The 34830 includes an innovative capability to set the bandwidth to the optimum trade-off of performance versus power dissipation. It can be adjusted all the way from HD frequencies to SD frequencies while benefiting from the lower power dissipation with lower bandwidths. The 34830 can drive two standard video loads which are DC or AC coupled. Input signals can be DC or AC coupled. For the DC coupled case, the input sync should be close to ground. The 34830 can be disabled, with shutdown current being 0.12A. The 34830 is offered in an ultra thin UDFN package for space critical applications. It operates on a single 3.0 to 5.5V supply over a -40C to 85C temperature range. HD VIDEO BUFFER IC Bottom View EP SUFFIX (PB-FREE) 98ASA10819D 6-PIN UDFN Features * * * * * * * * * * * * * ORDERING INFORMATION 1080p / UXGA to 480i / VGA video buffer with 6dB gain Integrated input clamp Adjustable BW to save power Handles CV, Y, C, Pb, Pr, R, G, B signals Drives two video loads Single supply operation 3.0 to 5.5V range Rail to rail output 0.3% dG / 0.3% d for SD 0.6% THD for HD 0.12A shutdown current Ultra thin UDFN package Pb-free packaging designated by suffix code EP Device Temperature Range (TA) Package PC34830EP/R2 -40C to 85C 6-UDFN Applications * * * * * Cellular phones DVD players Portable Game Players, Set-top boxes Laptop PCs, Desktop PCs, Projectors, Digital Cameras, Camcorders, Portable Media Players, Security Systems 34830 VCC ENABLE Video cable OUT IN RFREQ GND Figure 1. 34830 Simplified Application Diagram *This document contains certain information on a product under development. Freescale reserves the right to change or discontinue this product without notice (c) Freescale Semiconductor, Inc., 2008. All rights reserved. INTERNAL BLOCK DIAGRAM INTERNAL BLOCK DIAGRAM VCC VCLAMP ENABLE IN 0dB 6dB OUT 250mV Levelshift Bias Bandwidth Adjust RFREQ GND Figure 2. 34830 Simplified Internal Block Diagram 34830 2 Analog Integrated Circuit Device Data Freescale Semiconductor PIN CONNECTIONS PIN CONNECTIONS Transparent Top View VCC 1 6 EN IN 2 5 OUT GND 3 4 RFREQ Figure 3. 34830 Pin Connections Table 1. 34830 Pin Definitions A functional description of each pin can be found in the Functional Pin Description section beginning on page 10. Pin Number Pin Name Pin Function Formal Name 1 VCC Power VCC 2 IN Input Video Input 3 GND Ground Ground 4 RFREQ Passive Frequency Bandwidth Set 5 OUT Output Video Output 6 EN Input Enable EP - Passive Exposed Pad Definition Supply voltage input Video Input Ground return for the IC Connection for the resistor to GND to set operating bandwidth Video output Low = device disabled; High = device enabled Exposed pad for thermal dissipation. Connect the EP to GND or leave floating. The EP is electrically connected to ground. 34830 Analog Integrated Circuit Device Data Freescale Semiconductor 3 ELECTRICAL CHARACTERISTICS MAXIMUM RATINGS ELECTRICAL CHARACTERISTICS MAXIMUM RATINGS Table 2. Maximum Ratings All voltages are with respect to ground unless otherwise noted. Exceeding these ratings may cause a malfunction or permanent damage to the device. Ratings Symbol Value Unit VCC 6.0 V 100 mA ELECTRICAL RATINGS Maximum Pin Voltage (Except as below) All other pins -0.3V to Vcc + 0.3V Maximum Current (into any pin) THERMAL RATINGS Ambient Temperature Range TA -40 to 85 C Operating Junction Temperature TJ -40 to 125 C Maximum Junction Temperature TJMAX 150 C TSTORE -40 to 150 C Storage Temperature Range Power Dissipation (UDFN package with EP soldered to ground plane) W TA = 25C 1790 TA = 70C 1140 Thermal Resistance (6-LD UDFN) C/W (2) (3) Peak Package Soldering Temperature During Reflow , JA 70 JC 10 TPPRT 260 C Notes 1. ESD testing is performed in accordance with the Human Body Model (HBM) (CZAP = 100pF, RZAP = 1500), the Machine Model (MM) (CZAP = 200pF, RZAP = 0), and the Charge Device Model (CDM), Robotic (CZAP = 4.0pF). 2. 3. Pin soldering temperature limit is for 10 seconds maximum duration. Not designed for immersion soldering. Exceeding these limits may cause malfunction or permanent damage to the device. Freescale's Package Reflow capability meets Pb-free requirements for JEDEC standard J-STD-020C. For Peak Package Reflow Temperature and Moisture Sensitivity Levels (MSL), Go to www.freescale.com, search by part number [e.g. remove prefixes/suffixes and enter the core ID to view all orderable parts. (i.e. MC33xxxD enter 33xxx), and review parametrics. 34830 4 Analog Integrated Circuit Device Data Freescale Semiconductor ELECTRICAL CHARACTERISTICS STATIC ELECTRICAL CHARACTERISTICS STATIC ELECTRICAL CHARACTERISTICS Table 3. Static Electrical Characteristics Characteristics noted under conditions VCC = 3.0V to 5.5V, TA = -40C to 85C, RFREQ = 9.0k, CIN = 0.1F, RL = 150, CL = 5.0pF. Typical values are at TA = 27C, unless otherwise noted. Characteristic Min Typ Max VCC = 3V TO 3.4V VINPCLAMP - (VCC-1)/2 VCC = 3.4V TO 5.5V VINPCLAMP - 1.2 Input Voltage Range (inferred from gain) Symbol VINP Unit V Input Clamping Level(4) VINPCLAMP -50 0 +50 mV Output Clamping Level(5) VOUTCLAMP 400 500 600 mV RFREQ 9.0 - 108 k RFREQ = 108k - 4.5 8 RFREQ = 9k - 17 23 Frequency Set Resistor Range Supply Current measured with no load Supply Current in Shutdown Mode (EN = 0.0V) ICC mA ICCSHUTDOWN - 0.12 5.0 A Output Short-circuit Current (Output shorted to VCC or ground for <1s) ISC - 100 - mA Input Leakage Current (VINP = 1.0V) IINP - 2.0 5.0 A Line-Time Distortion (100 IRE, 18s) HDIST - 0.1 0.2 % Field-Time Distortion (100 IRE, 18s, field lines) VDIST - 0.2 0.4 % Logic Low Input Voltage VIL - - 0.3(VCC) V Logic High Input Voltage VIH 0.7(VCC) - - V Logic Level Input Current (source and sink) IILH - - |1.0| A Notes 4. Referenced to input. Input clamp not active for signals C, Pb, Pr, U, and V. 5. Establishes output sync level. 34830 Analog Integrated Circuit Device Data Freescale Semiconductor 5 ELECTRICAL CHARACTERISTICS DYNAMIC ELECTRICAL CHARACTERISTICS DYNAMIC ELECTRICAL CHARACTERISTICS Table 4. Dynamic Electrical Characteristics Characteristics noted under conditions VCC = 3.0V to 5.5V, TA = -40C to 85C, RFREQ = 9.0k, CIN = 0.1s, RL =150, CL = 5.0pF. Typical values are at TA = 27C, unless otherwise noted. Characteristic Symbol Min Typ Max Unit A 1.9 2.0 2.1 V/V RFREQ = 108k 25 37 RFREQ = 9k) 85 130 Low Frequency Gain (@100kHz) Small-signal 1.0 dB Bandwidth BW1SS MHz Differential Gain (3-step measurement, RFREQ = 108k, f = 4.0MHz) dG - 0.3 1.0 % Differential Phase (3-step measurement, RFREQ = 108k, f = 4.0MHz) d - 0.3 1.0 deg THD - 0.65 - % Total Harmonic Distortion (VIN = 0.65V + 700mVP-P , 60MHz sine wave) DC Group Delay (at 100kHz) tG - 2.8 - ns Group Delay Deviation (f = 100kHz to 60 MHz) tG - 0.5 - ns Slew Rate (VOUT = 2V step) SR - 450 - V/s Settling Time to 10% (VOUT = 2VPP) tS - 4.0 - ns Peak Signal to Noise Ratio (VOUT = 2.0Vp-p, f=100Hz to 200 MHz) SNR 58 65 - dB Power Supply Rejection (Measured at 100kHz with 100mVpp sinewave ripple on VCC.) PSR - 40 - dB ELECTRICAL PERFORMANCE CURVES 145 10 135 5 RFREQ=9k -1dB BANDWIDTH (MHz) -1dB BANDWIDTH (MHz) FREQUENCY RESPONSE MAGNITUDE FREQUENCY RESPONSE MAGNITUDE (dB (dB) Plots are taken under conditions VCC = 4.0V, RFREQ = 9.0k, RL =150, TA = 27C, unless otherwise noted. 0 -5 RFREQ=108k -10 -15 -20 -25 -30 125 115 105 95 85 75 65 55 45 35 -35 25 0 -40 0.1 1 10 100 FREQUENCY(MHz) (MHz) FREQUENCY Figure 4. Frequency Response Magnitude 1000 10 20 30 40 50 60 70 80 90 100 110 120 BANDWIDTHSETTING SETTINGRESISTOR RESISTOR(k) (k ) RR FREQ,, BANDWIDTH FREQ Figure 5. -1dB Bandwidth vs. RFREQ (k) 34830 6 Analog Integrated Circuit Device Data Freescale Semiconductor ELECTRICAL CHARACTERISTICS ELECTRICAL PERFORMANCE CURVES 20 20 18 ICC, SUPPLY CURRENT (mA) ICC, SUPPLY CURRENT (mA) 18 16 14 12 10 8 6 4 0 20 40 60 80 100 RFREQ = 9k 16 14 12 10 8 RFREQ = 108k 6 4 2 120 0 R F R ERQ , B ,ABANDWIDTH N D WI D T H SETTING S ET T I N G R ES I S T(k) OR ( k ) RESISTOR FREQ 3 3.5 4 4.5 5 5.5 SUPPLY VOLTAGE VOLTAGE (V) CC,,SUPPLY VVCC (V) Figure 6. Supply Current vs. RFREQ (k) Figure 9. No Load Supply Current vs. Supply Voltage 0.53 0.527 4 0.524 VOS , CHANNEL DC SHIFT (V) V , CHANNEL DC SHIFT (V) 3 2.5 RFREQ=9k 2 RFREQ=108k 1.5 OS VOUTV,OUT OUTPUT VOLTAGE (V) , OUTPUT VOLTAGE (V) 3.5 1 0.521 0.518 RFREQ = 108k 0.515 0.512 RFREQ = 9k 0.509 0.506 0.5 0.503 0 0 0.2 0.4 0.6 0.8 1 1.2 1.4 1.6 0.5 VIN, INPUT VOLTAGE VOLTAGE(V) (V) VIN , INPUT -40 -27.5 -15 -2.5 10 22.5 35 47.5 60 72.5 85 T, TEMPERATURE (C)(C) T, TEMPERATURE Figure 10. Channel DC Shift vs. Temperature Figure 7. DC Output Voltage vs. Input Voltage 20 RFREQ = 9k Set to 0.5V by key clamp Input 16 14 12 10 8 RFREQ = 108k 6 Voltage (500mV/div) gnd VOLTAGE (500mV/DIV) ICC, INO LOAD SUPPLY CURRENT (mA) LOAD SUPPLY CURRENT (mA) CC , NO 18 Set to 1.5V Output 4 2 gnd 0 -40 -27.5 -15 -2.5 10 22.5 35 47.5 60 72.5 T, TEMPERATURE T, TEMPERATURE(C) (C) Figure 8. Supply Current vs. Temperature 85 Time (80ns/div) TIME (80ns/DIV) Figure 11. Sinusoidal Wave Response (External resistors setting clamp level to 0.5V, VCC= 3V, RFREQ = 108k for 5MHz sine input.) 34830 Analog Integrated Circuit Device Data Freescale Semiconductor 7 ELECTRICAL CHARACTERISTICS ELECTRICAL PERFORMANCE CURVES Input Set to 0 V by Sync tip clamp gnd VOLTAGE (500mV/DIV) Voltage (500mV/div) VOLTAGE (500mV/DIV) Voltage (500mV/div) Input Set to 0 V by Sync tip clamp gnd Output Output Set to 0.5 V Set to 0.5 V gnd Time (34s/div) TIME (3.4s/DIV) gnd Time (9.5s/DIV) (95s/div) TIME Figure 12. 480i Signal (RFREQ = 108k) Figure 15. 1080i Signal Input VOLTAGE (500mV/DIV) Voltage (500mV/div) VOLTAGE Voltage (500mV/DIV) (500mV/div) Input gnd Output gnd Output gnd gnd Time TIME (25ns/div) (25ns/DIV) Time TIME (700ns/div) (700ns/DIV) Figure 16. 1080i 2T Response Figure 13. 480i 2T and Modulated 12.5T Response (RFREQ = 108k) OUTPUT VOLTAGE (200mV/DIV) VOLTAGE (200mV/div) VOLTAGE (200mV/div) VOLTAGE (200mV/DIV) OUTPUT INPUT gnd INPUT gnd gnd TIME TIME(0.8ms/div) (0.8ms/DIV) gnd (0.6ms/div) TIMETIME (0.6ms/DIV) Figure 14. 480i Vertical/Horizontal Sync Levels (RFREQ = 108k) Figure 17. 1080i Vertical/Horizontal Sync Levels 34830 8 Analog Integrated Circuit Device Data Freescale Semiconductor ELECTRICAL CHARACTERISTICS ELECTRICAL PERFORMANCE CURVES 8 0.5 0.4 7 6 0.2 GROUP DELAY (ns) Group Delay (ns) dG, DIFFERENTIAL (%) dG, DIFFERENTIAL GAIN GAIN (%) 0.3 0.1 0 -0.1 -0.2 RFREQ = 108k 5 4 3 -0.3 -0.4 2 -0.5 0 1 2 3 4 5 6 1 STEPS FROM 0.3V TO 1V (140mV/STEP) STEPS FROM 0.3 to 1.0V (140mV/STEP) 0.1 1 10 100 1000 Frequency (MHz) FREQUENCY (MHz) Figure 18. Differential Gain (RFREQ = 108k, measured at 4.0MHz) Figure 20. Group Delay Response 0 0.5 -10 -20 0.3 DC DCPSR PSR (dB) (dB) d, DIFFERENTIAL PHASE (DEG) d, DIFFERENTIAL PHASE (deg) 0.4 0.2 0.1 0 -0.1 -30 RFREQ = 108k -40 -50 RFREQ = 9k -0.2 -60 -0.3 -70 -0.4 3 -0.5 0 1 2 3 4 5 6 STEPS FROM 0.30.3V to TO 1.0V STEPS FROM 1V (140mV/STEP) (140mV/STEP) 3.25 3.5 3.75 4 4.25 4.5 VCC, VOLTAGE (V) VCCSUPPLY , SUPPLY VOLTAGE 4.75 5 5.25 5.5 (V) Figure 21. DC PSR vs. Supply Voltage Figure 19. Differential Phase (RFREQ = 108k, measured at 4MHz) 34830 Analog Integrated Circuit Device Data Freescale Semiconductor 9 FUNCTIONAL DESCRIPTION FUNCTIONAL PIN DESCRIPTION FUNCTIONAL DESCRIPTION FUNCTIONAL PIN DESCRIPTION VCC RFREQ VCC is the power input terminal for the IC. A 0.1F bypass capacitor in series with a 4.7 resistor to ground should be connected as close as possible to this pin to provide noise immunity. The operating bandwidth of the IC is set by the value of the resistor between this terminal and ground. By selecting a value for the RFREQ resistor between 9.0k and 108k,the bandwidth can be set for video applications ranging from 1080p to 480i. IN IN is the video signal input terminal. OUT OUT is the video signal output terminal. GND GND is the ground terminal for the IC. EN EN is a logic level enable input for the IC. EN = 1 turns the IC on, and EN = 0 turns it off. 34830 10 Analog Integrated Circuit Device Data Freescale Semiconductor FUNCTIONAL DESCRIPTION FUNCTIONAL INTERNAL BLOCK DESCRIPTION FUNCTIONAL INTERNAL BLOCK DESCRIPTION MC34830 - Functional Block Diagram Signal Path/ Signal Channel Input Clamp Output Buffer Level Shifter Bias Voltage Bandgap Bandwidth Adjust PTAT Current Generator Constant Current Generator Signal Path Bias Shutdown Bandwidth Adjust Shutdown Figure 22. Functional Internal Block Diagram SIGNAL PATH/SIGNAL CHANNEL BIAS CIRCUITRY This sets the DC level of the signal at the input if the input is AC-coupled. The Bias Circuitry sets the operating points for the internal blocks of the 34830. It consists of a bandgap voltage reference, a PTAT current generator and a constant current generator. LEVELSHIFTER BANDWIDTH ADJUST The Level Shifter provides +250mV DC shift to the input signal. This positions the signal within the input compliance of the output buffer. It consists of a variable PTAT current generator whose current is set by an external resistor. Bias current variation is inversely proportional to the external resistor value. By varying the bias current for the level shifter and output buffer we can adjust the channel bandwidth. INPUT CLAMP OUTPUT BUFFER It provides gain of two as well as the current to drive the load. SHUTDOWN Shutdown enables/disables internal blocks of the 34830 based on the state of the enable input (EN). 34830 Analog Integrated Circuit Device Data Freescale Semiconductor 11 FUNCTIONAL DEVICE OPERATION FUNCTIONAL INTERNAL BLOCK DESCRIPTION FUNCTIONAL DEVICE OPERATION INTRODUCTION The 34830 is a very high performance video buffer designed for high-definition (HD) video applications. The device features an innovative adjustable bandwidth circuitry that allows the user to set the bandwidth of the device through an external resistor connected to RFREQ. This feature allows the 34830 to fit in a variety of video applications giving it the flexibility to reduce power consumption when full bandwidth is not required. In this way the 34830 can support all video bandwidths, from standard definition (SD) to high definition (HD), including the 1080i as well as 1080p formats. The 34830 also features an internal input clamp that works with all sync formats and types of video signals. The clamp can work in three different modes and allows both AC- and DC-coupled input signals. The 34830 is optimized to drive a single standard video load while maintaining exceptional performance characteristics. Two video loads can also be supported by the device with a minimum tradeoff in performance specifications. The 34830 supports both AC- and DCcoupled outputs. The 34830 can be disabled with an ultra-low current consumption of 0.12A, by driving the EN input to ground. The 34830 operates using a single supply from 3V to 5.5V, and is designed to work in the extended temperature range from -40C to 85C. The device is offered in a small UDFN package ideal to fit into space-critical applications. The signal path of the 34830 begins with the input clamp that DC-restores the input. The signal is then shifted up by a level shifter which brings it to the appropriate levels required for the output buffer. The level shifter also provides isolation between the very sensitive input clamp circuit and the input stage of the output buffer. The signal is then channeled to the output buffer which amplifies it with a gain of two and drives the output loads. Both the level shifter and output buffer blocks are biased through the bandwidth adjust circuitry which allows the user to set the bandwidth and quiescent power consumption according to the application at hand. INPUT CLAMP The function of the input clamp is to set the DC level of the signal at the input. The clamp can be operated in three modes. Sync Tip Clamp The clamp works in this mode for Y,CV, R, G, and B signals that are AC-coupled to the 34830. In this mode, the clamp senses the most negative level of the input signal and clamps it to ground. The clamp circuit does this by injecting current into the AC-coupling capacitor to make the voltage at the input rise. The current is disabled once the voltage has risen to the appropriate level. The clamp circuitry includes a small (2.0A) pull-down current to guarantee operation of the clamp. Key Clamp The clamp works in this mode for C, Pb, Pr, U, and V signals that are AC-coupled to the 34830 while DC bias is set externally. In this configuration, ensure that the DC bias at the input is such that the most negative level of the signal never goes below 50mV, to avoid interference with the clamp. The DC bias at the input can be set through a resistive voltage divider after the AC-coupling capacitor (Figure 23). In order to maximize the input signal swing, it is recommended to set the input DC bias to 0.5V. This will also maximize the swing at the output of the 34830. Transparent Clamp The clamp works in this mode for all DC-biased signals. Ensure that the most negative level of the signal is above 50mV from ground. If this requirement is not met, the signal source and clamp both try to set the level at the input, resulting in signal distortion. The input clamp becomes transparent for signals above 50mV and the signal passes through unaffected. BIAS CIRCUITRY The bias circuit sets the operating bias for 34830's internal blocks. It includes a bandgap voltage reference, a PTAT current generator, as well as a constant current generator. These reference currents and voltages are then distributed to 34830's internal blocks to set their respective operating points. BANDWIDTH ADJUST The 34830 features a bandwidth adjust circuit that sets the bandwidth of the channel by adjusting quiescent supply current. It consists of a PTAT current generator whose current varies with the value of an external resistor (RFREQ). This PTAT current is used to set the operating bias for the level shifter and output buffer blocks. Increasing the external resistor (RFREQ) lowers the bias current, and hence reduces both supply current and bandwidth. Decreasing the value of RFREQ increases both supply current and bandwidth. Select a value for RFREQ in the range between 9k and 108k, to set the bandwidth between the upper and lower limits. Refer to Figure 5. LEVEL-SHIFTER After passing through the input clamp, which restores its DC level to a known value, the signal is level-shifted up by 250mV. The level-shifting operation is done for two reasons. The first is to isolate the input of the output buffer from the sensitive clamp circuitry to prevent distortion. In this sense, 34830 12 Analog Integrated Circuit Device Data Freescale Semiconductor FUNCTIONAL DEVICE OPERATION FUNCTIONAL INTERNAL BLOCK DESCRIPTION the level-shifter acts simply as a buffer of gain one. The second reason, is to bring the input signal into the proper operating range of the output buffer. Shifting the signal up allows the output buffer to work in its sweet spot. This also prevents the output devices of the output buffer from going into saturation. Since the level-shifter needs to pass the signal without affecting it, it really is a high-speed amplifier. The current that biases this block comes from the bandwidth adjust section, which allows for the power consumption to be decreased if lower bandwidths are required. Refer to Figure 6. R C1 x ( V CC - V CLAMP ) R C2 = -------------------------------------------------------------------V CLAMP The values selected for RC1 should not be too small, The bias current that flows through the resistor divider network comes directly from VCC, and hence adds to power consumption. A typical value for RC1 is 10k. The general relationship between input and output voltage of the channel is given by the formula: OUTPUT BUFFER The output buffer is a high-speed (800MHz open-loop bandwidth), operational amplifier used in a non-inverting gain of two configuration through resistive feedback. The amplifier uses a class AB topology with a rail-to-rail output that incorporates saturation protection as well as current-limiting. In this way the 34830 is protected against excessive loads or short-circuit conditions to both supply and ground and will resume its normal operation as soon as the short-circuit or overload condition is removed. The output buffer also uses PTAT current biasing that varies with RFREQ. By increasing RFREQ, the buffer bandwidth can be decreased, resulting in power consumption savings. The output buffer has been optimized to drive a standard video load (150) with up to 5pF of load capacitance, while meeting all of the specifications listed in the electrical characteristics table. The output buffer can also support two standard video loads with a slight relaxation in the specifications. V OUT = 2 x ( V IN + 250mV ) 100mV Where the 250mV term is the offset provided by the internal level shifter. The 100mV term that is added to the equation represents the worst case errors and offsets that can be expected from the signal path, due to process and temperature variations. The DC bias at the output is given by the same formula substituting VCLAMP for VIN. Thus the DC bias at the output for VCLAMP = 0.5V is around 1.5V. VCC VCLAMP AC coupling capacitor RC2 IN MC34830 RC1 SHUTDOWN The 34830 features an enable input (EN) that allows the device to be placed in a low-supply-current shutdown state when not required to pass a video signal. Driving EN high puts the 34830 in its active mode. Driving EN low puts the 34830 in shutdown. In shutdown, the device has a supply current of 120nA and its output becomes high impedance. The shutdown feature makes the 34830 ideal for portable applications where power consumption is critical. SETTING KEY CLAMP BIAS For C, Pb, Pr, U, and V signals, use a resistor divider to set the DC bias (VCLAMP) at the input of the 34830, as shown in Figure 23. In this configuration. R C1 x V CC V CLAMP = --------------------------R C1 + R C2 Ensure that VCLAMP is set to a value such that the most negative value of the signal at the input to the 34830 is above 50mV. This prevents the internal clamp from turning on. To maximize signal swing, set VCLAMP = 0.5V. The general procedure for selecting the resistor values for RC1 and RC2, is to first select a value for VCLAMP and RC1, and then solve for RC2 using the formula: Analog Integrated Circuit Device Data Freescale Semiconductor Figure 23. Key Clamp DC Bias Configuration SETTING BANDWIDTH The bandwidth of the 34830 is set through an external resistor connected from input RFREQ to ground. Increasing the value of the resistor causes the quiescent current of the device to decrease, which in turn decreases its bandwidth. Decreasing the value of RFERQ has the opposite effect, mainly to increase quiescent supply current and thus bandwidth. Select the value of RFREQ in the range between 9k and 108k. Refer to Figure 5 for a relationship between the value of RFREQ and the corresponding bandwidth of the 34830. To ensure that the channel bandwidth is greater than the one needed for the application, after taking into account process and temperature variation, multiply the value of RFREQ obtained from the graph by 0.6. Use this number as the value of the external resistor. It is recommended to place a small capacitor (100pF) in parallel with the external resistor at RFREQ. This capacitor helps to filter any noise or signal that couples into the RFREQ input, which may disturb the bias conditions of the device. 34830 13 FUNCTIONAL DEVICE OPERATION FUNCTIONAL INTERNAL BLOCK DESCRIPTION INPUT CONSIDERATIONS As explained in the Input Clamp section, the 34830 features an internal clamp that allows the device to work with both AC as well as DC-coupled input signals. To AC-couple the input signal, use a 0.1F capacitor following the video signal source. If the signal being AC-coupled has sync, then the 34830's clamp circuit ensures that the sync tip is detected and positioned near ground (Sync Tip Clamp). If the signal that is being AC-coupled does not have sync (Key Clamp), care must be taken to ensure that its most negative portions are not confused as being sync tips and clamped, resulting in signal distortion. In order to prevent this from happening, the user must set the DC bias at the input correctly. See the SETTING KEY CLAMP BIAS section. When the input to the 34830 goes above 50mV, the clamp circuit becomes transparent and does not have any effect on the signal being passed. This allows the 34830 to work with DC-coupled signals. To DC-couple the input signal, simply connect the video source directly to the input of the 34830. OUTPUT CONISDERATIONS The relationship between input and output for the 34830 follows the equation: V OUT = 2 x ( V IN + 250mV ) 100mV Where the 250mV term is the offset provided by the internal level shifter. The 100mV term that is added to the equation represents the worst case errors and offsets that can be expected from the signal path, due to process and temperature variations. The 34830 has been optimized to drive a single standard video load. A standard video load typically consists of a 75 back-termination resistor, followed by a matched video cable and a 75 load resistor. The 34830 can drive up to 5pF of load capacitance in parallel with the video cable and load resistor. Two video loads can be supported by the 34830 with a minimum tradeoff in performance parameters. The output of the 34830 can be both AC or DC-coupled. When the output is AC-coupled the AC-coupling capacitor forms a high-pass filter with the load resistor. Ensure that the value of the AC-coupling capacitor is such that the lowest frequencies of the video signal are passed without attenuation from this filter. A typical value for the output ACcoupling capacitor is 220F. Place the output termination resistor as close to the output as possible to minimize parasitic inductance and capacitance effects that tend to deteriorate signal quality. 34830 14 Analog Integrated Circuit Device Data Freescale Semiconductor TYPICAL APPLICATIONS FUNCTIONAL INTERNAL BLOCK DESCRIPTION TYPICAL APPLICATIONS VCC 0.1F 4.7 VCC EN 34830 OUT 0.1F CVIN IN AC coupling capacitor RFREQ GND EN Video Cable 75 CVOUT 75 100pF Figure 24. Composite Video Signal VCC 4.7 0.1F VCC EN 34830 OUT 0.1F YIN IN AC coupling capacitor EN 75 RFREQ GND Video Cable YOUT 75 100pF VCC 4.7 0.1F CIN 0.1F Rc2 VCC EN 34830 OUT IN GND AC coupling capacitor RFREQ EN Video Cable 75 COUT 75 100pF Rc1 Figure 25. S-Video Application VCC 0.1F VCC EN 34830 OUT 4.7 0.1F YIN/GIN IN GND AC coupling capacitor PbIN only 4.7 PbIN/BIN 0.1F Rc1 PrIN only Video Cable 75 YOUT/GOUT 75 100pF VCC 0.1F Rc2 AC coupling capacitor PrIN/RIN RFREQ EN VCC EN 34830 OUT RFREQ IN GND EN Video Cable 75 PbOUT/BOUT 75 100pF VCC 0.1F 0.1F Rc2 4.7 IN AC coupling capacitor Rc1 VCC EN 34830 OUT GND RFREQ EN Video Cable 75 PrOUT/ROUT 75 100pF Figure 26. Component Video Application 34830 Analog Integrated Circuit Device Data Freescale Semiconductor 15 TYPICAL APPLICATIONS BILL OF MATERIAL VCC VCC R2 180 X1-2 VCC GND C4 .1F C6 10F R12 4.7 R11 100k .1F 3V R9 75 1 5.5V Input JP1 NOPOP 49.9 JP2 R3 75 2 1 3 R10 49.9k JP12 C2 EN D1 JP3 2 34830 3 GND OUT RFREQ R8 5 JP8 JP5 JP9 JP6 4 R5 150k 75 R7 75 1 R4 10k Output2 EN 6 VCC IN C3 220F 2 C7 100pF R6 75 C1 220F Output1 3 R1 1k Figure 27. 34830 Evaluation Board Schematic BILL OF MATERIAL Table 5. 34830 Bill of Material Item C1, C3 C2 C4 Qty 2 1 1 Part Description Value / Rating Capacitor 220F, 10V Capacitor Part Number / Manufacturer Install UVZ1A221MED, Nichicon, radial, electrolytic Y .1F, 25V 0603, ceramic, 03CER Y Capacitor .1F, 6.3V 0204, ceramic, Murata, LLL153C80J104ME01B Y C6 1 Capacitor 10F, 25V 1206, ceramic C7 1 Capacitor 100pF, 50V 0603, metal film chip Y X1-2 2 FIDICUAL_40 N JP1-3, JP5-6, JP8-9, JP12, 3.0V, 5.5V 10 HDR1X2, .1 Pitch straight for .062 BD. Y D1 1 LED HSMx-c670 HP 0805 N U1 1 MC34830 MC34830 Y R1 1 Resistor 1.0k, 1/10W, 1% 0603, metal flip chip Y R2 1 Resistor 180, 1/10W, 1% 0603, metal flip chip N R3, R6 - R9 5 Resistor 75, 1/10W, 1% 0603, metal flip chip, Speer Electronics Y R4 1 Resistor 10k, 1/10W, 1% 0603, metal flip chip Y R5 1 Potentiometer 150k Bourns 3299Y-1-154L, trrimpot, 25 turn Y R10 1 Resistor 49.9k, 1/10W, 1% Speer Electronics, 0603, metal flip chip Y R11 1 Resistor 100k, 1/10W, 1% 0603, metal flip chip Y R12 1 Resistor 4.7, 1/0W, 1% 0603, metal flip chip Y Resistor 49.9, 1/10W, 1% 0603, metal flip chip, TTI CRCW060349R9FT N SMA Jack SMA-PCB_EDGE_E Johnson, 142-0711-826, Edge Mount Y NOPOP Input, Output 1-2 1 3 1x2 Male header strip 34830 16 Analog Integrated Circuit Device Data Freescale Semiconductor TYPICAL APPLICATIONS Table 5. 34830 Bill of Material Item Qty Part Description Value / Rating EN 1 E-Switch Switch SPDT 2POL254 Phoenix Connector Termblock2_MKD 1 VCC Part Number / Manufacturer Install SPDT, EG1218 Y MKDSN1.5/2, 2 pin Terminal block 2 Digakey, 5.0mm, 90 deg wire to pin, Stock number - 277-1236-ND Y Freescale does not assume liability, endorse, or warrant components from external manufacturers that are referenced in circuit drawings or tables. While Freescale offers component recommendations in this configuration, it is the customer's responsibility to validate their application. PCB LAYOUT CONSIDERATIONS THERMAL CONSIDERATIONS The 34830 is a high-speed amplifier, and as such requires careful attention to be paid to the way in which boards are laid out, in order to guarantee best performance. All high-speed layout techniques should be followed including the following points. Make sure that the thermal dissipation ratings for the 34830 package are not violated in the application at hand. The 34830 comes in a package with an exposed pad (EP). The primary function of the EP is to serve as an effective way to dissipate heat away from the inside of the package. Take full advantage of this feature and connect the EP to a surface or plane that can act as a heat sink. The EP is electrically connected to ground. Make sure that the heat sink is also connected to the same potential. If multiple heat generating components are used in the application, distribute these evenly throughout the board, so as not to create hot spots with large temperature gradients that could violate power and heat dissipation ratings. 1. Minimize all trace inductances by reducing trace lengths. This is especially critical for the supply and ground lines as well as for the output line. Boards with multiple layers should have enough vias from the ground plane to the chip ground connection to further reduce inductance. 2. Make sure that a solid ground plane is available and run all traces above it. 3. Avoid traces with 90 degree bends. POWER DISSIPATION 4. Use a 0.1F bypass capacitor in series with a 4.7 resistor as close to the VCC and GND pins of the 34830 as possible. Include a 10F bypass capacitor at the location on the board where VCC and GND are connected to the external world. Care must be taken not to exceed the maximum die junction temperature of the 34830. The die junction temperature can be calculated through the formula: 5. Try to refer all ground connections to the same point as in a star ground configuration. Usually this point is the middle point of the ground plane. T J = T A + P DISS x JA Where PDISS is the average power dissipation of the device which can be calculated as PDISS = VCC*(ICC + VOUT(RMS)2/RLOAD). 34830 Analog Integrated Circuit Device Data Freescale Semiconductor 17 PACKAGING PACKAGE DIMENSIONS PACKAGING PACKAGE DIMENSIONS For the most current package revision, visit www.freescale.com and perform a keyword search using the "98A" listed below. EP SUFFIX (PB-FREE) 6-PIN 98ASA10819D ISSUE A 34830 18 Analog Integrated Circuit Device Data Freescale Semiconductor PACKAGING PACKAGE DIMENSIONS EP SUFFIX (PB-FREE) 6-PIN 98ASA10819D ISSUE A 34830 Analog Integrated Circuit Device Data Freescale Semiconductor 19 PACKAGING PACKAGE DIMENSIONS EP SUFFIX (PB-FREE) 6-PIN 98ASA10819D ISSUE A 34830 20 Analog Integrated Circuit Device Data Freescale Semiconductor REVISION HISTORY REVISION HISTORY REVISION 1.0 DATE 9/2008 DESCRIPTION OF CHANGES * Initial Release 34830 Analog Integrated Circuit Device Data Freescale Semiconductor 21 How to Reach Us: Home Page: www.freescale.com Web Support: http://www.freescale.com/support USA/Europe or Locations Not Listed: Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 +1-800-521-6274 or +1-480-768-2130 www.freescale.com/support Europe, Middle East, and Africa: Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support Japan: Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com Asia/Pacific: Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 10 5879 8000 support.asia@freescale.com For Literature Requests Only: Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 1-800-441-2447 or 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com MC34830 Rev. 1.0 9/2008 Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part. FreescaleTM and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. (c) Freescale Semiconductor, Inc., 2008. All rights reserved.