Dear customers, About the change in the name such as "Oki Electric Industry Co. Ltd." and "OKI" in documents to OKI Semiconductor Co., Ltd. The semiconductor business of Oki Electric Industry Co., Ltd. was succeeded to OKI Semiconductor Co., Ltd. on October 1, 2008. Therefore, please accept that although the terms and marks of "Oki Electric Industry Co., Ltd.", "Oki Electric", and "OKI" remain in the documents, they all have been changed to "OKI Semiconductor Co., Ltd.". It is a change of the company name, the company trademark, and the logo, etc. , and NOT a content change in documents. October 1, 2008 OKI Semiconductor Co., Ltd. 550-1 Higashiasakawa-cho, Hachioji-shi, Tokyo 193-8550, Japan http://www.okisemi.com/en/ OKI Semiconductor MS81V04166A FEDS81V04166A-01 This version: Nov.,21, 2002 Dual FIFO (262,214 Words x 8 Bits) x 2 GENERAL DESCRIPTION The MS81V04166A is a single-chip 4Mb FIFO functionally composed of two Oki's 2Mb FIFO (First-In First-Out) memories which were designed for 256k x 8-bit high-speed asynchronous read/write operation. The read clock of each of the 2Mb FIFO memories is connected in common, and the clocks are provided independently of each of the FIFO memories. The MS81V04166A functionally compatible with Oki's 2Mb FIFO memory (MSM51V8222A), can be used as a x16 configuration FIFO. The MS81V04166A is a field memory for wide or low end use in general commodity TVs and VTRs exclusively and is not designed for high end use in professional graphics systems, which require long term picture storage, data storage, medical use and other storage systems. The MS81V04166A provides independent control clocks to support asynchronous read and write operations. Different clock rates are also supported, which allow alternate data rates between write and read data streams. The MS81V04166A provides high speed FIFO (First-in First-out) operation without external refreshing: MS81V04166A refreshes its DRAM storage cells automatically, so that it appears fully static to the users. Moreover, fully static type memory cells and decoders for serial access enable the refresh free serial access operation, so that serial read and/or write control clock can be halted high or low for any duration as long as the power is on. Internal conflicts of memory access and refreshing operations are prevented by special arbitration logic. The MS81V04166A's function is simple, and similar to a digital delay device whose delay-bit-length is easily set by reset timing. The delay length and the number of read delay clocks between write and read, is determined by externally controlled write and read reset timings. Additional SRAM serial registers, or line buffers for the initial access of 71 x 16-bit enable high speed first-bit-access with no clock delay just after the write or read reset timings. The MS81V04166A, which is provided with two sets of the serial write clocks, allows the split-screen processing to be implemented easily. Additionally, the MS81V04166A has a write mask function or input enable function (IE), and read-data skipping function or output enable function (OE). The differences between write enable (WE) and input enable (IE), and between read enable (RE) and output enable (OE) are that WE and RE can stop serial write/read address increments, but IE and OE cannot stop the increment, when write/read clocking is continuously applied to the MS81V04166A. The input enable (IE) function allows the user to write into selected locations of the memory only, leaving the rest of the memory contents unchanged. This facilitates data processing to display a "picture in picture" on a TV screen. 1/19 FEDS81V04166A-01 1Semiconductor MS81V04166A FEATURES * * * * * * * * * 262,214 words x 8 bits x 2 Fast FIFO (First-In First-Out) Operation: 25 ns cycle time Self refresh (No refresh control is required) High speed asynchronous serial access Read/Write Cycle Time 20 ns/25 ns Access Time 18 ns/23 ns Variable length delay bit (150 to 262214) Write mask function (Output enable control) Cascading capability by mode setting Single power supply: 3.3 V 0.3V Package: 100-Pin plastic TQFP (TQFP 100-P-1414-0.50-k) (Product: MS81V04166A-xxTB) xx indicates speed rank. Parameter Access Time Symbol tAC MS81V04166A-xxTB -20 -25 18 ns 23 ns 20 ns 25 ns Read/Write tSWC Cycle Time tSRC Operation current ICC1 80 mA 80 mA Standby current ICC2 3 mA 3 mA 2/19 FEDS81V04166A-01 1Semiconductor MS81V04166A 100 99 98 97 96 95 94 93 92 91 90 89 88 87 86 85 84 83 82 81 80 79 78 77 76 NC DI22 DI21 DI20 RSTW2 IE2 WE2 VSS VCC VSS NC VCC NC VSS NC MODE1 NC VCC RSTR2 RE2 OE2 NC VSS VSS NC PIN CONFIGURATION (TOP VIEW) 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 75 74 73 72 71 70 69 68 67 66 65 64 63 62 61 60 59 58 57 56 55 54 53 52 51 100 PIN TQFP TOP VIEW VCC DO20 DO21 VSS DO22 DO23 DO24 DO25 VSS DO26 DO27 VCC SRCK VCC DO17 DO16 VSS DO15 DO14 DO13 DO12 VSS DO11 DO10 VCC NC DI12 DI11 DI10 RSTW1 IE1 WE1 VSS VCC VSS NC VCC NC VSS NC SWCK1 NC VCC RSTR1 RE1 OE1 NC VSS VSS NC 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 NC DI23 VSS DI24 DI25 DI26 DI27 NC VSS VSS VCC VCC SWCK2 VCC VCC VSS VSS NC DI17 DI16 DI15 DI14 VSS DI13 NC Pin Name Function Pin Name Function SWCK1 Port1 Serial Write clock SRCK Serial Read Clock SWCK2 Port2 Serial Write clock WE2 Port2 Write Enable WE1 Port1 Write Enable RE2 Port2 Read Enable RE1 Port1 Read Enable IE2 Port2 Input Enable IE1 Port1 Input Enable OE1 Port1 Output Enable RSTW2 OE2 Port2 Reset Write Port2 Output Enable RSTW1 Port1 Reset Write RSTR2 Port2 Reset Read RSTR1 Port1 Reset Read DI20 to 27 Port2 Data Input DI10 to 17 Port1 Data Input DO20 to 27 Port2 Data Output DO10 to 17 Port1 Data Output NC No Connection Mode Input VSS Ground (0 V) MODE1 VCC Note: Power Supply (3.3 V) The same power supply voltage must be provided to every VCC pin, and the same GND voltage level must be provided to every VSS pin. 3/19 DI (x8) Data-In Buffer (x8) 71 Word Sub-Register (x8) 71 Word Sub-Register (x8) Data-Out Buffer (x8) DO (x8) x8 Memory Array 256k (x8) x8 WE1 x Decoder SWCK Controller RSTW1 Write Serial Read Register (x8) Serial IE1 SRCK Controller RSTR1 Read RE1 Serial Read Register (x8) Serial OE1 Read/Write and Refresh Controller VBB Generator MODE1,2 Clock Oscillator Read/Write and Refresh Controller OE2 Controller RE2 x8 x8 Memory Array 256k (x8) Serial RSTW2 Write WE2 IE2 Controller Serial Write Register (x8) SWCK Decoder x Read RSTR2 Serial Read Register (x8) Serial SRCK DI (x8) Data-In Buffer (x8) 71 Word Sub-Register (x8) 71 Word Sub-Register (x8) Data-Out Buffer (x8) DO (x8) FEDS81V04166A-01 1Semiconductor MS81V04166A BLOCK DIAGRAM 4/19 FEDS81V04166A-01 1Semiconductor MS81V04166A PIN DESCRIPTION Data Inputs: (DIN10 to 17) These pins are used for serial data inputs. Write Reset: RSTW1 The first positive transition of SWCK after RSTW becomes high resets the write address pointers to zero. RSTW1 setup and hold times are referenced to the rising edge of SWCK. Because the write reset function is solely controlled by the SWCK rising edge after the high level of RSTW1, the states of WE1 and IE1 are ignored in the write reset cycle. Before RSTW1 may be brought high again for a further reset operation, it must be low for at least two SWCK cycles. Write Enable: WE1 WE1 is used for data write enable/disable control. WE1 high level enables the input, and WE1 low level disables the input and holds the internal write address pointer. There are no WE1 disable time (low) and WE1 enable time (high) restrictions, because the MS81V01466A is in fully static operation as long as the power is on. Note that WE1 setup and hold times are referenced to the rising edge of SWCK. Input Enable: IE1 IE1 is used to enable/disable writing into memory. IE1 high level enables writing. The internal write address pointer is always incremented by cycling SWCK regardless of the IE1 level. Note that IE1 setup and hold times are referenced to the rising edge of SWCK. Data Out: (DOUT0 to 11) These pins are used for serial data outputs. Read Reset: RSTR1 The first positive transition of SRCK after RSTR1 becomes high resets the read address pointers to zero. RSTR1 setup and hold times are referenced to the rising edge of SRCK. Because the read reset function is solely controlled by the SRCK rising edge after the high level of RSTR, the states of RE1 and OE1 are ignored in the read reset cycle. Before RSTR may be brought high again for a further reset operation, it must be low for at least *two SRCK cycles. Read Enable: RE1 The function of RE1 is to gate of the SRCK clock for incrementing the read pointer. When RE1 is high before the rising edge of SRCK, the read pointer is incremented. When RE1 is low, the read pointer is not incremented. RE1 setup times (tRENS and tRDSS) and RE1 hold times (tRENH and tRDSH) are referenced to the rising edge of the SRCK clock. Output Enable: OE1 OE1 is used to enable/disable the outputs. OE1 high level enables the outputs. The internal read address pointer is always incremented by cycling SRCK regardless of the OE1 level. Note that OE1 setup and hold times are referenced to the rising edge of SRCK. Serial Write: Clock SWCK1 The SWCK1 latches the input data on chip when WE1 and IE1 are high, and also increments the internal write address pointer when WE1 is high. Data-in setup time tDS, and hold time tDH are referenced to the rising edge of SWCK1. Serial Write Clock: SWCK2 The SWCK2 latches the input data on chip when WE2 and IE2 are high, and also increments the internal write address pointer when WE2 is high, Data-in setup time tDS and hold time tDH are referenced to the rising edge of SWCK2. 5/19 FEDS81V04166A-01 1Semiconductor MS81V04166A Serial Read Clock: SRCK Data is shifted out of the data registers. It is triggered by the rising edge of SRCK when RE1, 2 is high during a read operation. The SRCK input increments the internal read address pointer when RE1, 2 is high. The three-state output buffer provides direct TTL compatibility (no pullup resistor required). Data out is the same polarity as data in. The output becomes valid after the access time interval tAC that begins with the rising edge of SRCK. Data Input: (DIN20 to 27) These pins are used for serial data inputs. Write Reset: RSTW2 The first positive transition of SWCK after RSTW becomes high resets the write address pointers to zero. RSTW2 setup and hold times are referenced to the rising edge of SWCK. Because the write reset function is solely controlled by the SWCK rising edge after the high level of RSTW2, the states of WE2 and IE2 are ignored in the write reset cycle. Before RSTW2 may be brought high again for a further reset operation, it must be low for at least two SWCK cycles. Write Enable: WE2 WE is used for data write enable/disable control. WE2 high level enables the input, and WE2 low level disables the input and holds the internal write address pointer. There are no WE2 disable time (low) and WE2 enable time (high) restrictions, because the MS81V04166A is in fully static operation as long as the power is on. Note that WE2 setup and hold times are referenced to the rising edge of SWCK. Input Enable: IE2 IE2 is used to enable/disable writing into memory. IE2 high level enables writing. The internal write address pointer is always incremented by cycling SWCK regardless of the IE2 level. Note that IE2 setup and hold times are referenced to the rising edge of SWCK. Data Out: (DOUT20 to 27) These pins are used for serial data outputs. Read Reset: RSTR2 The first positive transition of SRCK after RSTR2 becomes high resets the read address pointers to zero. RSTR2 setup and hold times are referenced to the rising edge of SRCK. Because the read reset function is solely controlled by the SRCK rising edge after the high level of RSTR2, the states of RE2 and OE2 are ignored in the read reset cycle. Before RSTR2 may be brought high again for a further reset operation, it must be low for at least *two SRCK cycles. Output Enable: OE2 OE2 is used to enable/disable the outputs. OE2 high level enables the outputs. The internal read address pointer is always incremented by cycling SRCK regardless of the OE2 level. Note that OE2 setup and hold times are referenced to the rising edge of SRCK. Mode Setting: MODE1 The Cascade/Non cascade select pin. Setting the MODE1 pin to the VCC level configures this memory device as cascade type and setting the pin to the VSS level configures this memory device as non cascade. During memory operation, the pin must be permanently connected to VCC or VSS. If a MODE1 level is changed during memory operation, memory data is not guaranteed. Note: Cascade/Non cascade When MODE1 is set to the VSS level, memory accessing starts in the cycle in which the control signals are input (Non cascade type). When MODE1 is set to the VCC level, memory accessing starts in the cycle subsequent to the cycle in which the control signals are input (Cascade type). This type is used for consecutive memory accessing. 6/19 FEDS81V04166A-01 1Semiconductor MS81V04166A ELECTRICAL CHARACTERISTICS Absolute Maximum Ratings Parameter Symbol Condition Rating Input Output Voltage VT at Ta = 25C, VSS -1.0 to +5.5 V Output Current IOS Ta = 25C 50 mA Power Dissipation Unit PD Ta = 25C 1 W Operating Temperature TOPR -- 0 to 70 C Storage Temperature TSTG -- -55 to +150 C Recommended Operating Conditions Parameter Symbol Min. Typ. Max. Unit Power Supply Voltage VCC 3.0 3.3 3.6 V Power Supply Voltage VSS 0 0 0 V Input High Voltage VIH 2.4 VCC 5.5 V Input Low Voltage VIL -0.3 0 +0.8 V DC Characteristics Parameter Symbol Condition Min. Max. Unit Input Leakage Current ILI 0