NT5DS32M8DS
NT5DS16M16DS
256Mb DDR SDRAM Consumer DRAM
REV 2.0
Oct 2011 1
© NANYA TECHNOLOGY CORP. All rights reserved.
NANYA TECHNOLOGY CORP. reserves the right to change Products and Specifications without notice.
Features
• Double data rate architecture: two data transfers per
clock cycle
• Bidirectional data strobe (DQS) is transmitted and
received with data, to be used in capturing data at the
receiver
• DQS is edge-aligned with data for reads and is center-
aligned with data for writes
• Industrial grade device support -40~85°C operating Tem-
perature (6KI/5TI)
• Differential clock inputs (CK and CK)
• Four internal banks for concurrent operation
• Data mask (DM) for write data
• DLL aligns DQ and DQS transitions with CK transitions
• Commands entered on each positive CK edge; data and
data mask referenced to both edges of DQS
• Burst lengths: 2, 4, or 8
• CAS Latency: 2, 2.5, 3
• Auto Precharge option for each burst access
• Auto Refresh and Self Refresh Modes
•7.8µs Maximum Average Periodic Refresh Interval
• 2.5V (SSTL_2 compatible) I/O
•V
DD = VDDQ = 2.5V ± 0.2V (DDR333/400)
•V
DD = VDDQ = 2.6V ± 0.1V (DDR500)
• RoHS + Halog en Free Compliance
• Packaging: 66 pin TSOPII
Description
Nanya 256Mb SDRAM is a high-speed CMOS Double Data
Rate SDRAM containing 268,435,456 bits. It is internally con-
figured as a quad-bank DRAM.
The 256Mb chip is organized as 4Mbit x 4banks x16 I/O
device or 8Mbit x 4banks x8 I/O device. These synchronous
devices achieve high speed double-data-rate transfer rates of
up to 500 (400 or 333) MHz for general applications.
The 256Mb DDR SDRAM uses a double-data-rate architec-
ture to achieve high-speed opera ti on. The double data rate
architecture is essentially a 2n prefetch architecture with an
interface designed to transfer two data words per clock cycle
at the I/O pins . A sing l e re ad or write access for the 256Mb
DDR SDRAM effectively consists of a single 2n-bit wide, one
clock cycle data transfer at the internal DRAM core and two
corresponding n-bit wide, one-half-clock-cycle data transfers
at the I/O pins.
A bidirectional data strobe (DQS) is transmitted externally,
along with data, for use in data capture at the receiver. DQS
is a strobe transmitted by the DDR SDRAM during Reads
and by the memory controller during Writes. DQS is edge-
aligned with data for Reads and center-aligned with data for
Writes.
The 256Mb DDR SDRAM operates from a differential clock
(CK and CK; the crossing of CK going high and CK going
LOW is referred to as the positive edge of CK). Commands
(address and control signals) are registered at every positive
edge of CK. Input data is registered on both edges of DQS,
and output data is referenced to both edges of DQS, as well
as to both edges of CK.
Read and write accesses to the DDR SDRAM are burst ori-
ented; accesses start at a selected location and conti nue for
a programmed number of locations in a programmed
sequence. Accesses begin with the registration of an Active
command, which is then followed by a Read or Write com-
mand. The address bi ts registered coincident with the Active
command are used to select the bank and row to be
accessed. The address bits registered coincident with the
Read or Write command are used to select the bank and the
starting column location for the burst access.
The DDR SDRAM provides for programmable Read or Write
burst lengths of 2, 4, or 8 locations. An Auto Precharge func-
tion may be enabled to provide a self-timed row precharge
that is initiated at the end of the burst access.
As with standard SDRAMs, the pipelin ed, multibank architec-
ture of DDR SDRAMs allows for concurrent operation,
thereby providing high effective bandwidth by hiding row pre-
charge and activation time.
An auto refresh mode is provided along with a power-saving
Power Down mode. All inputs are compatible with the JEDEC
Standard for SSTL_2. All outputs are SSTL_2, Class II com-
patible.
The functionality described and the timing specifications
included in this data sheet are for the DLL Enabled mode of
operation.
CAS Latency and Frequency
Speed Sorts DDR333
(6K/6KI) DDR400
(5T/5TI) DDR500
(4C) Units
CL-tRCD-tRP 2.5-3-3 3-3-3 3-4-4 tCK
CL=2 266 266 - MbpsCL=2.5 333 333 333
CL=3 333 400 500