28F800F3 and 28F160F3
6
Table 1. Pin Descriptions
Sym Type Name and Function
A0–A19 INPUT ADDRESS INPUTS: Inputs for addresses during read and write operations. Addresses are internally
latched during read and write cycles.
8-Mbit: A0–18, 16-Mbit: A0–19
DQ0–
DQ15 INPUT/
OUTPUT
DATA INPUT/ OUTPUT S: Input s data and commands during write cycles, outputs data during memory
array, st atus register (DQ0–DQ7), and identifier code read cycles. Data pins float to high-impedance
when the chip is deselected or outputs are disabled. Data is internally latched during a write cycle.
CLK INPUT
CLOCK: Synchronizes the flash memory to the system operating frequency during synchronous burst
mode read operations. When configured for synchronous burst-mode reads, the address is latched on
the first rising (or falling, depending upon the read configuration register setti ng) CLK edge when ADV#
is active or upon a rising ADV# edge, whichever occurs first. CLK is ignored during asynchronous
page-mode read and write operations.
ADV# INPUT ADDRESS VALID: Indicates that a valid address is present on the address inputs. Addresses are
latched on the rising edge of ADV# during read and write operations. ADV# may be tied active during
asynchronous read and write operations.
CE# INPUT CHIP ENABLE: Activates the device’s control logic, input buffers, decoders, and sense amplifiers.
CE#-high deselects the device and reduces power consumption to standby levels.
RST# INPUT RESET: When driven low, RST# inhibits write operations which provides data protection during power
transitions, and it resets internal automation. RST#-high enables normal operation. Exit from reset sets
the device to asynchronous read array mode.
OE# INPUT OUTPUT ENABLE: Gates data outputs during a read cycle.
WE# INPUT WRITE ENABLE : Controls writes to the CUI and array. Addres ses and data are latched on the rising
edge of the WE# pulse.
WP# INPUT
WRITE PROTECTION: Provides a method for locking and unlocking two parameter blocks.
When WP# is at logic low, lockable blocks are locked. If a program or erase operation is attempted on
a locked block, SR.1 and either SR.4 [program] or SR.5 [block erase] will be set to indicate the
operation failed.
When WP# is at logic high, the lockable blocks are unlocked and can be programmed or erased.
WAIT# OUTPUT WAIT: Provides data valid feedback only when configured for synchronous burst mode and the burst
length is set to continuous. This signal is gated by OE# and CE# and is internally pull-up to VCCQ via a
resistor. WAIT# from several components can be tied together to form one system WAIT# signal.
VPP SUPPLY
BLOCK ERASE AND PROGRAM POWER SUP PLY (2.7 V–3.6 V, 11.4 V–12.6 V ): For erasing array
blocks or programming data, a valid voltage must be applied to this pin. With VPP ≤ VPPLK, memory
contents cannot be altered. Block erase and program with an invalid VPP voltage should not be
attempted.
Applying 11.4 V–12.6 V to VPPcan only be done for a maximum of 1000 cycles on main blocks and
2500 cycles on the parameter blocks. VPP may be connected to 12 V for a total of 80 hours maximum
(see Section 6.0 for details).
VCC SUPPLY DEVICE POWER SUPPLY (2.7 V–3.6 V): With VCC ≤ VLKO, all write attempts to the fl ash memory are
inhibited. Device operations at invalid VCC voltages should not be attempted.
VCCQ SUPPLY
OUTPUT POWER SUPPLY (1.65 V–2.5 V, 2.7 V–3.6 V): Enables all outputs to be driven to 1.65 V to
2.5 V or 2.7 V to 3.6 V. When VCCQ equals 1.65 V–2.5 V, VCC voltage must not exceed 3.3 V and
should be regulated to 2.7 V–2.85 V to achieve lowest power operation (see
DC Characteristics
for
detailed information).
For 5 V-tolerant operation VCCQ must equal VCC voltage and must be regulated to 2.7 V to 3.6 V.
This input may be tied directly to VCC.
GND SUPPLY GROUND: Do not float any ground pins.
NC NO CONNECT: Lead is not internally connected; it may be driven or floated. (Pins noted as possible
upgrades to 32-Mbit and 64-Mbit densities can be connected to the appropriate address lines to pre-
enable designs for possible future devices.).