WM9713L Pre-Production
w PP, Rev 3.3, November 2011
96
REGISTER MAP
Reg Name 1514131211109876543210Default
Reset 0 SE4 SE3 SE2 SE1 SE0 ID9 ID 8 ID7 ID6 ID 5 ID4 ID3 ID2 ID1 ID0 6174 h
Speaker Volume MUL ZCL MUR ZCR 8080h
Headphone Volume M UL ZCL M UR ZCR 8080h
OUT3/4 Volume MU4 ZC4 MU3 ZC3 8080h
M ONO V o l & M ONOIN PGA Vol
/ Routing
M2H M 2S 0 MU ZC C880h
LINEIN PGA Volume / Routing L2H L2S L2M 0 0 0 E808h
DAC PGA Volume / Routing D2H D2S D2M 0 0 0 E808h
MIC PGA Volume 0 0 0 0 0 0 0808h
MIC Routing 00000000MA2MMB2MMIC2M
BST
00DAh
Record PGA Volume RMU GRL ZC GRR 8000h
Record Routing / M ux Select R2M
BST
0REC
BST
D600h
PCB EEP Vo lume / Ro uti ng B 2 H B 2S B 2M 0000AAA0h
VxDAC Volume / Routing V2H V2S V2M 0000AAA0h
AUXDAC Volume / RoutingA2H A2S A2M 0000AAA0h
Out put PGA M ux Select 0000h
DAC 3D Control & INV M ux
Select
00003DLC3DUC 0000h
DAC Tone Control BB 0 0 BC 0 DAT 0 TC 0F0Fh
M IC Inp ut Select & Bias / Det ect
Ctrl
MBOP
2EN
MBOP1
EN
MBVO
L
0040h
Out put Vo l ume M app ing (Jack
Insert )
00000000000JIEN 0000h
Powerdown Ctrl/Stat 0PR6PR5PR4PR3PR2PR1PR00000REFANLDACADC7F00h
Extended Audio ID ID1 ID0 0 0 REV1 REV0 AM AP LDAC SDAC CDAC 0 0 VRM SPDIF DRA VRA 0405h
Ext'd Audio Stat/Ctrl 00000SPCV0000 0SEN0VRA0410h
Audio DACs Sample Rate BB80h
AUXDAC Sample Rate BB80h
Audio ADCs Sample Rate BB80h
PCM codec control CTRL 0 VDAC
OSR
CP FSP 4523h
SPDIF co nt ro l V DRS L PRE COPY AUD IB PRO 2000h
Powerdown (1) PADCP
D
VMID
1M
TSHUT VX DA
C
AUXD
AC
VREF PLL 1 DACL DACR ADCL ADCR HPLX HPRX SPKX M X FDFFh
Powerdown (2) MCD M IC
BIAS
M ONO OUT4 OUT3 HPL HPR SPKL SPKR LL LR M OIN M A M B M PA M PB FFFFh
General Purpose 003DE00000LB00000000000h
Fast Power-Up Control 000000000MONOSPKL SPKR HPL HPR OUT3 OUT4 0 000h
M CLK / PLL Co nt ro l 0 CLKSR
C
0
2
CLKAX
2
CLKM U
X
0080h
M CLK / PLL Control LF SDM DIVSEL DIVCTL 0 0000h
GPIO Pin Configuration 1111111GC8GC7GC6GC5GC4GC3GC2GC10FFFEh
GPIO Pin Polarit y / Type C1P C2P PP AP TP SP M P GP8 GP7 GP6 GP5 GP4 GP3 GP2 GP1 1 FFFFh
GPIO Pin Sticky C1S C2S PS AS TS SS MS GS8 GS7 GS6 GS5 GS4 GS3 GS2 GS1 0 0000h
GPIO Pin Wake-Up C1W C2W PW AW TW SW MW GW8 GW7 GW6 GW5 GW4 GW3 GW2 GW1 0 0000h
GPIO Pin Status C1I C2 I PI A I TI SI M I GI8 GI7 GI6 GI5 GI4 GI3 GI2 GI1 0 GPIO pins
GPIO Pin Sharing 1111111GE8GE7GE6GE5GE4GE3GE210FFFEh
GPIO Pull UP/DOWN Ctrl PU8 PU7 PU6 PU5 PU4 PU3 PU2 PU1 PD8 PD7 PD6 PD5 PD4 PD3 PD2 PD1 4000h
Additional Functions (1) 0000RSTDIS WAKEE
N
IRQ
INV
0000h
A dd it io nal F unct io ns ( 2 )
AM UTE C2 REF C1 REF
0 AM EN ADCO HPF 0 0000h
ALC Control B032h
ALC / Noise Gate Control 0 NGAT 0 NGG 3E00h
AUXDAC input control XSLE 0000h
Digitiser Reg 1 000000POLLCTC COO0000h
Digitiser Reg 2 000000 SLEN 0006h
Digitiser Reg 3 RPR 45W PDEN PDPOL WAIT PIL 0001h
Digitiser Read Back
PNDN
0000h
Vendor ID1 574 D h
Vendor ID2 4C13h
00h
02h SPKLV OL SPKR V OL
04h HPL V O L HPR V O L
06h OUT4V OL OUT3 V OL
08h M ONOINVOL M ONOV OL
0Ah LIN ELV OL LIN ERV OL
0Ch DACLVOL DACRV OL
0Eh MICAVOL MICBVOL
10 h MIC2H MIC2HVOL
12 h ( Ext end ed ) R EC V OLL ( Ext end ed ) REC V OLR
RECSL RECSR
16h B2HVOL B2SVOL B2MVOL
14h R2H R2HVOL R2M
18h V2HVOL V2SVOL V2MVOL
1Ah A2HVOL A2SVOL A2M VOL
1Ch M ONO SPKL SPKR HPL HPR OUT3 OUT4
1Eh INVA INVB 3D DEPTH
20h BASS TRBL
22 h M ICCM PSEL M PA SEL M PA BST M PB BST M CDT HR M CDSCTHR
24h
26h
DCY (d ecay t ime) A TK (at t ack t ime)
N[3:0] PGA D DR PGD A TA
SEXT[6:4] SEXT[3:0]
28h
2Ah SPSA
2Ch DACSR (Audio DACs Sample Rate)
2Eh AUXDACSR (Auxiliary DAC Sample Rat e)
32h ADCSR (Audio ADCs Sample Rate)
3Ch
3Eh
36h
3Ah
40h
42h
44h
46h
4Ch
4Eh
Die RevisionHP M O D EJSEL
50 h
52 h
54 h
56 h
VBIAS
58 h
5A h C OM P2 D EL
ALCL (target level) HLD (hold time)
5Ch C2SRC C1SRC
64h
ASS
60h
62h ALCSEL M AXGAIN ZCTIM EOUT NGTH (threshold)
74 h
76 h CR
78 h PR P M SK R PU
A SCII charact er “ W” A SCII charact er “ M ”
DEL SLT
7Eh A SCII charact er “ L” Device Id enti fi er
AUXDACSLT AUXDAC VAL
ADCSEL
7Ah ADCSRC ADCD (TOUCHPANEL ADC Y DATA)
7Ch
PENDIV
DC DR V SEL EA R SPKSEL
M ODE DIV SEL WL FM T
SPSR CC (Cat ego ry Co de)
Table 68 WM9713L Register Map
Note:
Register 46h provides access to a sub-page address system to set the SPLL[6:0] and K[21:0] register bits (see Table 6).