Product data sheet Industrial mSATA SSD (MO-300 full size) X-200m Series SATA II - 3.0Gb/s up to UDMA6 / MDMA2 / PIO4 Standard and industrial temperature grade B U: Sw i ss b it Gr ou p Date : Fe b ru ar y 7 , 2 0 13 Re vi si o n: 1 .3 0 Fi le : X - 2 00 m_ d at a_ she e t_ S A - U x BR_ Re v 13 0 .d oc Swissbit AG Industriestrasse 4-8 CH-9552 Bronschhofen Switzerland Swissbit reserves the right to change products or specifications without notice. www.swissbit.com industrial@swissbit.com Revision: 1.30 X-200m_data_sheet_SA-UxBR_Rev130.doc Page 1 of 48 X-200m Series - Industrial MSATA Solid State Drive 2GByte up to 64GByte (MO-300 full size) 1 Feature summary Form factor: o Full-sized mSATA form factor o JEDEC MO-300 full size Solid State Drive (SSD) o 50.8mm x 29.85mm x 3.3mm o 52 pin PCI Express (PCIe) mini-connector (SATA II) Interface: o SATA Rev 2.6 - 3Gbit/s (1.5Gbit/s compatible) o mechanical identical to mini-PCIe and eeePC card connector, but different pinout Highly-integrated memory controller o max. UDMA6 supported o max. PIO mode 4, MDMA2 supported o SLC NAND Flash o Hardware BCH-code ECC (8 Bit correction per sector for SLC) o fix drive configuration Low-power CMOS technology 3.3V 5% power supply optional activity LED and write protect switch on request No mechanical noise Wear Leveling: active wear leveling of static and dynamic data The wear leveling assures that dynamic data as well as static data is balanced evenly across the memory. With that the maximum write endurance of the device is guaranteed. High reliability o MTBF > 2,500,000 hours o Data reliability: < 1 non-recoverable error per 1014 bits read High performance o Up to 300MB/s burst transfer rate in SATA II - 3.0Gb/sec o Sustained Write performance: up to 95MB/s o Sustained Read Performance: up to 120MB/s Available densities o 2GByte up to 64GByte (SLC NAND Flash) S.M.A.R.T. support 2 Temperature ranges o Commercial Temperature range 0 ... +70C o Industrial Temperature range -40 ... +85C Life Cycle Management Controlled BOM RoHS compatible Swissbit AG Industriestrasse 4-8 CH-9552 Bronschhofen Switzerland Swissbit reserves the right to change products or specifications without notice. www.swissbit.com industrial@swissbit.com Revision: 1.30 X-200m_data_sheet_SA-UxBR_Rev130.doc Page 2 of 48 2 Contents 1 FEATURE SUMMARY ...................................................................................................................................................................2 2 CONTENTS ..................................................................................................................................................................................3 3 ORDER INFORMATION ...............................................................................................................................................................5 3.1 AVAILABLE STANDARD PART NUMBERS ......................................................................................................................................5 4 PRODUCT SPECIFICATION ...........................................................................................................................................................6 4.1 PHYSICAL DESCRIPTION ..........................................................................................................................................................6 4.2 SYSTEM PERFORMANCE .........................................................................................................................................................7 4.3 ENVIRONMENTAL SPECIFICATIONS ............................................................................................................................................8 4.4 PHYSICAL DIMENSIONS .........................................................................................................................................................8 4.5 RELIABILITY ........................................................................................................................................................................8 4.6 DRIVE GEOMETRY / CHS PARAMETER .......................................................................................................................................8 5 ELECTRICAL INTERFACE ..............................................................................................................................................................9 5.1 ELECTRICAL DESCRIPTION ........................................................................................................................................................9 5.2 ELECTRICAL SPECIFICATION ................................................................................................................................................... 10 6 ATA COMMAND DESCRIPTION.................................................................................................................................................. 11 6.1 CHECK POWER MODE (98H OR E5H) .................................................................................................................................... 13 6.2 ERASE SECTOR(S) (C0H) ..................................................................................................................................................... 13 6.3 EXECUTE DRIVE DIAGNOSTIC (90H) ....................................................................................................................................... 13 6.4 FLUSH CACHE (E7H)........................................................................................................................................................... 14 6.5 IDENTIFY DEVICE (ECH) ...................................................................................................................................................... 14 6.6 IDLE (97H OR E3H) ........................................................................................................................................................... 21 6.7 IDLE IMMEDIATE (95H OR E1H) ............................................................................................................................................ 21 6.8 NOP (00H) .................................................................................................................................................................... 21 6.9 READ BUFFER (E4H) ......................................................................................................................................................... 22 6.10 READ DMA (C8H)........................................................................................................................................................... 22 6.11 READ MULTIPLE (C4H) ...................................................................................................................................................... 22 6.12 READ NATIVE MAX ADDRESS (F8H) ...................................................................................................................................... 23 6.13 READ SECTOR(S) (20H) ..................................................................................................................................................... 24 6.14 READ VERIFY SECTOR(S) (40H OR 41H) ................................................................................................................................ 24 6.15 REQUEST SENSE (03H) ...................................................................................................................................................... 24 6.16 SECURITY DISABLE PASSWORD (F6H) ................................................................................................................................... 25 6.17 SECURITY ERASE PREPARE (F3H) ......................................................................................................................................... 25 6.18 SECURITY ERASE UNIT (F4H) .............................................................................................................................................. 26 6.19 SECURITY FREEZE LOCK (F5H) ............................................................................................................................................ 26 6.20 SECURITY SET PASSWORD (F1H).......................................................................................................................................... 27 6.21 SECURITY UNLOCK (F2H) .................................................................................................................................................... 28 6.22 SET FEATURES (EFH) ........................................................................................................................................................ 28 6.23 SET MAX ADDRESS (F9H)................................................................................................................................................... 30 6.24 SET MULTIPLE MODE (C6H) .............................................................................................................................................. 31 6.25 SLEEP (99H OR E6) ........................................................................................................................................................ 31 6.26 S.M.A.R.T. (B0H) ........................................................................................................................................................ 32 6.27 STANDBY (96H OR E2) ..................................................................................................................................................... 32 6.28 STANDBY IMMEDIATE (94H OR E0H) .................................................................................................................................. 32 6.29 TRANSLATE SECTOR (87H) ................................................................................................................................................. 33 6.30 WRITE BUFFER (E8H) ...................................................................................................................................................... 33 6.31 WRITE DMA (CAH) .......................................................................................................................................................... 33 6.32 WRITE MULTIPLE COMMAND (C5H) ..................................................................................................................................... 34 6.33 WRITE MULTIPLE WITHOUT ERASE (CDH) .............................................................................................................................. 34 6.34 WRITE SECTOR(S) (30H) ................................................................................................................................................... 35 6.35 WRITE SECTOR(S) WITHOUT ERASE (38H) ............................................................................................................................. 35 Swissbit AG Industriestrasse 4-8 CH-9552 Bronschhofen Switzerland Swissbit reserves the right to change products or specifications without notice. www.swissbit.com industrial@swissbit.com Revision: 1.30 X-200m_data_sheet_SA-UxBR_Rev130.doc Page 3 of 48 7 S.M.A.R.T. FUNCTIONALITY ..................................................................................................................................................... 36 7.1 S.M.A.R.T. ENABLE / DISABLE OPERATIONS ........................................................................................................................... 36 7.2 S.M.A.R.T. RETURN STATUS ............................................................................................................................................... 36 7.3 S.M.A.R.T. ENABLE / DISABLE ATTRIBUTE AUTOSAVE .............................................................................................................. 37 7.4 S.M.A.R.T. SAVE ATTRIBUTE VALUES ................................................................................................................................... 37 7.5 S.M.A.R.T. EXECUTE OFF-LINE IMMEDIATE ........................................................................................................................ 37 7.6 S.M.A.R.T. READ DATA..................................................................................................................................................... 37 8 PACKAGE MECHANICAL ........................................................................................................................................................... 40 DECLARATION OF CONFORMITY .................................................................................................................................................. 42 9 ROHS AND WEEE UPDATE FROM SWISSBIT ............................................................................................................................. 43 10 PART NUMBER DECODER ....................................................................................................................................................... 45 10.1 MANUFACTURER ............................................................................................................................................................... 45 10.2 MEMORY TYPE ................................................................................................................................................................. 45 10.3 PRODUCT TYPE ................................................................................................................................................................. 45 10.4 DENSITY ......................................................................................................................................................................... 45 10.5 PLATFORM ...................................................................................................................................................................... 45 10.6 PRODUCT GENERATION ...................................................................................................................................................... 45 10.7 MEMORY ORGANIZATION .................................................................................................................................................... 45 10.8 TECHNOLOGY ................................................................................................................................................................... 45 10.9 NUMBER OF FLASH CHIP ................................................................................................................................................... 45 10.10 FLASH CODE .................................................................................................................................................................. 45 10.11 TEMP. OPTION ................................................................................................................................................................ 46 10.12 DIE CLASSIFICATION......................................................................................................................................................... 46 10.13 PIN MODE .................................................................................................................................................................... 46 10.14 DRIVE CONFIGURATION XYZ .............................................................................................................................................. 46 10.15 OPTION ......................................................................................................................................................................... 46 11 SWISSBIT MSATA SSD MARKING SPECIFICATION .................................................................................................................... 47 11.1 TOP VIEW ......................................................................................................................................................................... 47 12 REVISION HISTORY ................................................................................................................................................................. 48 Swissbit AG Industriestrasse 4-8 CH-9552 Bronschhofen Switzerland Swissbit reserves the right to change products or specifications without notice. www.swissbit.com industrial@swissbit.com Revision: 1.30 X-200m_data_sheet_SA-UxBR_Rev130.doc Page 4 of 48 3 Order Information 3.1 Available Standard part numbers FIX / SATA II/ PIO4, MDMA2, UDMA6 Density Part Number 2GB SFSA2048UxBR2TO-t-MS-2y6-STD 4GB SFSA4096UxBR4TO-t-MS-2y6-STD 8GB SFSA8192UxBR4TO-t-DT-2y6-STD 16GB SFSA16GBUxBR4TO-t-QT-2y6-STD 32GB SFSA32GBUxBR4TO-t-NC-2y6-STD 64GB SFSA64GBUxBR4MT-t-QT-2y6-STD Table 1: Standard product list x= depends on product generation; y= depends on FW revision t= C commercial temperature; =I industrial temperature Swissbit AG Industriestrasse 4-8 CH-9552 Bronschhofen Switzerland Swissbit reserves the right to change products or specifications without notice. www.swissbit.com industrial@swissbit.com Revision: 1.30 X-200m_data_sheet_SA-UxBR_Rev130.doc Page 5 of 48 4 Product Specification The Solid State Drive (SSD) is a small form factor 50.8mm x 29.85 mm x 3.3mm) non-volatile memory drive which provides high capacity data storage. The SSDs are designed after the JEDEC MO-300 full size standard. It has a standard combined connector with SATA and power/control part. The connector is mechanical identical with eeePC card connector, but has different pinout. The card works at a supply voltage of 3.3V. The drive with the SATA interface operates in Mode 2.0 (1.5 or 3.0 Gb/s burst). The drive has an internal intelligent controller which manages interface protocols, data storage and retrieval as well as hardware BCH-code Error Correction Code (ECC), defect handling, diagnostics and clock control. The wear leveling mechanism assures an equal usage of the Flash memory cells to extend the life time. The hardware BCH-code ECC allows to detect and correct 8 random bits per 528 Bytes. The drive has a voltage detector and a powerful power-loss management feature to prevent data corruption after power-down. The specification has been realized and approved by the ATA/ATAPI-7 specification. The system highlights are shown in Table 2 ...Table 8. Related Documentation Serial Transport Protocols and Physical Interconnect (ATA/ATAPI-7) AT Attachment Interface Document, American National Standards Institute, X3.221-1994 JEDEC MO-300 full size standard 4.1 Physical description The SSD contains a flash controller and Flash memory modules. The controller interfaces with a host system allowing data to be written to and read from the Flash memory modules. The SSD has a PCIe mini connector with SATA interface. Figure 1 and Figure 2 (page 40) show SSD dimensions and connector location. Swissbit AG Industriestrasse 4-8 CH-9552 Bronschhofen Switzerland Swissbit reserves the right to change products or specifications without notice. www.swissbit.com industrial@swissbit.com Revision: 1.30 X-200m_data_sheet_SA-UxBR_Rev130.doc Page 6 of 48 4.2 System Performance Table 2: System Performance (measured) UDMA5 System Performance Data transfer Rate (SATA burst (1.5 or 3.0Gb/s)) Sustained Sequential Read 128kB Block size Sustained Sequential Write 128kB Block size Sustained Sequential Read 4kB Block size Sustained Sequential Write 4kB Block size Sustained Random Read 4kB Block size Sustained Random Write 4kB Block size 1. 2. 2GB (2ch) 4GB 8...16GB 32GB 64GB 2GB (2ch) 4GB 8...16GB 32GB 64GB 2GB 4GB 8...16GB 32GB 64GB 2GB (2ch) 4GB 8...16GB 32GB 64GB 2GB (2ch) 4...8GB 16GB 8...16GB 32GB 64GB 2GB (2ch) 4GB 8...16GB 32GB 64GB Typ. 150 or 300 (1) 56 (1) 100 (1) 110 (1) 93 (1) 98 (1) 25 (1) 46 (1) 87 (1) 76 (1) 88 (1) 24 (1) 27 (1) 28 (1) 25 (1) 16 (1) 17 (1) 20 (1) 21 (1) 19 (1) 11 (1) 11 (1) 11 (1) 9 (1) 6 (1) 5.5 (1) 4 (1)(2) 0.07 (1)(2) 0.06 (1)(2) 0.05 (1)(2) 0.05 (1)(2) 0.01 Max. 300 60 110 120 100 110 26 47 95 90 92 25 28 30 28 20 18 22 23 21 16 12 12 11 8 7 7 0.10 0.09 0.08 0.08 0.05 Unit MB/s MB/s MB/s All values refer to Toshiba or Micron Flash chips (see part number) in UDMA5 mode (SATA 3.0Gbit/s) with Sequential write/read test (256 sectors multiple commands) and sequential and random write/read test (8 sectors multiple commands). Sustained Speed depends on flash type and number, file/cluster size, and burst speed. The typical random write speed values are really random access across the whole drive. Random write values in file systems are much larger. Swissbit AG Industriestrasse 4-8 CH-9552 Bronschhofen Switzerland Swissbit reserves the right to change products or specifications without notice. www.swissbit.com industrial@swissbit.com Revision: 1.30 X-200m_data_sheet_SA-UxBR_Rev130.doc Page 7 of 48 4.3 Environmental Specifications 4.3.1 Recommended Operating Conditions Parameter Commercial Operating Temperature Industrial Operating Temperature Power Supply VCC Voltage Value 0C to 70C -40C to 85C 3.3V 5% Table 3: Current consumption (1) Current Consumption (type) Write (typ/max) Read (typ/max) Sleep/Idle Mode (typ/max) 1. 3.3V 400/490 280/400 180/200 Unit mA All values are typical at 25 C and nominal supply voltage and refer to SATAII performance test random pattern for a 64GByte SSD. 4.3.2 Recommended Storage Conditions Table 4: Recommended Storage Conditions Parameter Commercial Storage Temperature Industrial Storage Temperature Value -50C to 100C -50C to 100C 4.3.3 Shock, Vibration, and Humidity Table 5: Shock, Vibration, and Humidity Parameter Humidity (non-condensing) Vibration Shock Value 85% RH 85C, 1000 hrs (JEDEC JESD22, method A101-B) 20G Peak, 10...2000Hz 1500G, 0.5ms duration, half sine wave 4.4 Physical Dimensions Table 6: Physical Dimensions Physical Dimensions Length Width Thickness Weight (typ.) Unit 50.80.15 29.850.15 max 3.3 7 mm g 4.5 Reliability Table 7: System Reliability and Maintenance (1) Parameter MTBF (at 25C) Data Reliability Data Retention 1. Value > 2,500,000 hours 14 < 1 Non-Recoverable Error per 10 bits Read 10 years (JESD47) Dependent on final system qualification data. 4.6 Drive geometry / CHS parameter Table 8: SSD capacity specification Capacity 2GB 4GB 8GB 16GB 32GB 64GB Default_cylinders 3,886 7,732 15,498 16,383*) 16,383*) 16383*) Default_heads 16 16 16 16 16 16 Default_sectors 63 63 63 63 63 63 Sectors_drive 3,896,928 7,793,856 15,621,984 31,277,056 62,586,880 125'313'024 Total addressable Bytes 1,995,227,136 3,990,454,272 7,998,455,808 16,013,852,672 32,044,482,560 64`160`268`288 *) The CHS access is limited to about 8GB. Above 8GB the drive must be addressed in LBA mode. Swissbit AG Industriestrasse 4-8 CH-9552 Bronschhofen Switzerland Swissbit reserves the right to change products or specifications without notice. www.swissbit.com industrial@swissbit.com Revision: 1.30 X-200m_data_sheet_SA-UxBR_Rev130.doc Page 8 of 48 5 Electrical interface 5.1 Electrical description The Mini-SATA connector is the same as the miniPCIE and eeePC card connector, but the pinout is different. Table 9: Pin Assignment, name, and description Description Assignment No Connect N/A No Connect N/A No Connect N/A No Connect N/A Return Current Path GND No Connect N/A No Connect N/A Return Current Path GND No Connect No Connect Return Current Path + SATA differential transmit signal - SATA differential transmit signal Return Current Path Return Current Path - SATA differential receive signal + SATA differential receive signal Return Current Path Return Current Path 3.3V Source 3.3V Source Return Current Path No Connect No Connect Device activity / LED (optional) *) Pulled to GND by Device Pin 1 3 5 7 9 11 13 15 Pin 2 4 6 8 10 12 14 16 Assignment +3.3V GND +1.5V N/A N/A N/A N/A N/A Description 3.3V Source Return Current Path No Connect No Connect No Connect No Connect No Connect No Connect N/A N/A GND B+ BGND GND AA+ GND GND 3.3V 3.3V GND Reserved Reserved DA 17 19 21 23 25 27 29 31 33 35 37 39 41 43 45 47 49 18 20 22 24 26 28 30 32 34 36 38 40 42 44 46 48 50 GND N/A N/A 3.3V GND 1.5V N/A N/A GND N/A N/A GND N/A N/A N/A +1.5V N/A Presence detection 51 52 3.3V Return Current Path No Connect No Connect 3.3V Source Return Current Path No Connect No Connect No Connect Return Current Path No Connect No Connect Return Current Path No Connect No Connect No Connect No Connect optional Return Current Path**) 3.3V Source *) Device Activity Pin is low in idle mode and high (flickering) during data transfer. It can be optional disconnected on the module or the pin can configured without driving, only pull up resistor on request. In firmware revision "1" (part number -216-STD) this pin is driven low and high If this pin is grounded by the host, a current goes through this pin. In firmware "2" and higher this pin is only driven low as optional specified in the SATA-Specification "SerialATA_Revision_3_0_Gold" **) In standard products pin50 is not connected on the SSD to prevent power short circuit if connected to an eeePC card connector, but could be optional connected to GND Swissbit AG Industriestrasse 4-8 CH-9552 Bronschhofen Switzerland Swissbit reserves the right to change products or specifications without notice. www.swissbit.com industrial@swissbit.com Revision: 1.30 X-200m_data_sheet_SA-UxBR_Rev130.doc Page 9 of 48 5.2 Electrical Specification Table 10 defines the DC Characteristics of the SSD. Unless otherwise stated, conditions are: Vcc = 3.3V 5% 0C to +70C Table 10: Absolute Maximum Conditions Parameter Input Power Swissbit AG Industriestrasse 4-8 CH-9552 Bronschhofen Switzerland Symbol VCC Conditions -0.3V to 3.6V Swissbit reserves the right to change products or specifications without notice. www.swissbit.com industrial@swissbit.com Revision: 1.30 X-200m_data_sheet_SA-UxBR_Rev130.doc Page 10 of 48 6 ATA command description This section provides information on the ATA commands supported by the SSD. The commands are issued to the ATA by loading the required registers in the command block with the supplied parameter, and then writing the command code to the register. ATA Command Flow DDMAI0: DMA_in State This state is activated when the device receives a DMA data-in command or the transmission of one or more data FIS is required to complete the command. When in this state, the device shall prepare the data for transfer of a data FIS to the host. Transition DDMAI0:1 When the device has the data ready to transfer a data FIS, the device shall transition to the DDMAI1: Send_data state. Transition DDMAI0:2 When the device has transferred all of the data requested by this command or has encountered an error that causes the command to abort before completing the transfer of the requested data, then the device shall transition to the DDMAI2: Send_status state. DDMAI1: Send_data This state is activated when the device has the data ready to transfer a data FIS to the host. When in this state, the device shall request that the Transport layer transmit a data FIS containing the data. The device command layer shall request a Data FIS size of no more than 2,048 Dwords (8KB). Transition DDMAI1:1 When the data FIS has been transferred, the device shall transition to the DMAOI0: DMA_in state. DDMAI2: Send_status This state is activated when the device has transferred all of the data requested by the command or has encountered an error that causes the command to abort before completing the transfer of the requested data. When in this state, the device shall request that the Transport layer transmit a Register FIS with the register content as described in the command description in the ATA/ATAPI-6 standard and the I bit set to one. Transition DDMAI2:1 When the FIS has been transmitted, the device shall transition to the DI0: Device_idle state. Swissbit AG Industriestrasse 4-8 CH-9552 Bronschhofen Switzerland Swissbit reserves the right to change products or specifications without notice. www.swissbit.com industrial@swissbit.com Revision: 1.30 X-200m_data_sheet_SA-UxBR_Rev130.doc Page 11 of 48 For reasons of backward compatibility some commands are implemented as `no operation' NOP. Table 11 summarizes the Drive command set with the paragraphs that follow describing the individual commands and the task file for each. Table 11: ATA Command Set(1) Command Code Check Power Mode FR SC SN CY Y Y Y E5h or 98h Erase Sector(s) (CFA) Execute Drive Diagnostic C0h 90h Flush cache Identify Drive E7h ECh Idle Idle Immediate DH LBA D Y D Y D D E3h or 97h E1h or 95h Y D D NOP Read Buffer 00h E4h D D Read DMA Read Multiple C8 C4h Y Y Y Y Y Y Y Y Read native max address Read Sector(s) F8h 20h Y Y D Y Y Y Y Y Read Verify Sector(s) Request Sense (CFA) Security Disable Password 40h or 41h 03h F6h Y Y Y Y D D Y Security Erase Prepare Security Erase Unit F3h F4h D D Security Freeze Lock Security Set Password F5h F1h D D Security Unlock F2h D Set Features Set max address (with set password) EFh F9h Y Y Y Y Y Set Multiple Mode Sleep C6h E6h or 99h S.M.A.R.T. Standby B0h E2h or 96h Standby Immediate Translate Sector (CFA) E0h or 94h 87h Y Y Y D Y Y Write Buffer Write DMA E8h CA Y Y Y D Y Y Write Multiple Write Multiple w/o Erase (CFA) C5h CDh Y Y Y Y Y Y Y Y Y Y Write Sector(s) Write Sector(s) w/o Erase (CFA) 30h 38h Y Y Y Y Y Y Y Y Y Y 1. Y D Y Y D D Y Y D D FR = Features Register, SC = Sector Count Register, SN = Sector Number Register, CY = Cylinder Registers, DH = Drive/Head Register, LBA = Logical Block Address Mode Supported (see command descriptions for use), Y - The register contains a valid parameter for this command. For the Drive/Head Register Y means both the Drive and head parameters are used. D - only the Drive parameter is valid and not the head parameter C - the register contains command specific data (see command descriptors for use). Swissbit AG Industriestrasse 4-8 CH-9552 Bronschhofen Switzerland Swissbit reserves the right to change products or specifications without notice. www.swissbit.com industrial@swissbit.com Revision: 1.30 X-200m_data_sheet_SA-UxBR_Rev130.doc Page 12 of 48 6.1 Check Power Mode (98h or E5h) This command checks the power mode. Issuing the command while the Drive is in Standby mode, is about to enter Standby, or is exiting Standby, the command will set BSY, set the Sector Count Register to 00h, clear BSY and generate an interrupt. Issuing the command when the Drive is in Idle mode will set BSY, set the Sector Count Register to FFh, clear BSY and generate an interrupt. Table 12 defines the Byte sequence of the Check Power Mode command. Table 12: Check Power Mode Task File Register 7 COMMAND DRIVE/HEAD nu CYLINDER HI CYLINDER LOW SECTOR NUM SECTOR COUNT FEATURES 6 nu 5 4 nu D 3 98h or E5h 2 1 0 nu nu nu nu nu nu 6.2 Erase Sector(s) (C0h) This command is used to pre-erase and condition data sectors prior to a Write Sector without Erase command or a Write Multiple Without Erase command. There is no data transfer associated with this command but a Write Fault error status can occur. Table 13 defines the Byte sequence of the Erase Sector command. Table 13: Erase Sector(s) Task File Register COMMAND DRIVE/HEAD CYLINDER HI CYLINDER LOW SECTOR NUM SECTOR COUNT FEATURES 7 6 nu 5 4 3 2 1 0 C0h L nu D H[3:0] or LBA[27:24] of the starting sector/LBA Cylinder[15:8] or LBA[23:16] of the first sector/LBA to erase Cylinder[7:0] or LBA[15:8] of the first sector/LBA to erase Sector[7:0] or LBA[7:0] of the first sector/LBA to erase The number of sectors/logical blocks to erase nu 6.3 Execute Drive Diagnostic (90h) This command performs the internal diagnostic tests implemented by the Drive. The Drive bit is ignored and the diagnostic command is executed by both the Master and the Slave with the Master responding with the status for both devices. Table 14 defines the Execute Drive Diagnostic command Byte sequence. The Diagnostic codes shown in Table 15 are returned in the Error Register at the end of the command. Table 14: Execute Drive Diagnostic Task File Register 7 COMMAND DRIVE/HEAD nu CYLINDER HI CYLINDER LOW SECTOR NUM SECTOR COUNT FEATURES 6 nu 5 4 nu D 3 90h 2 1 0 nu nu nu nu nu nu Table 15: Diagnostic Codes Code 01h 02h 03h 04h 05h Swissbit AG Industriestrasse 4-8 CH-9552 Bronschhofen Switzerland Error Type No Error Detected Formatter Device Error Sector Buffer Error ECC Circuitry Error Controlling Microprocessor Error Swissbit reserves the right to change products or specifications without notice. www.swissbit.com industrial@swissbit.com Revision: 1.30 X-200m_data_sheet_SA-UxBR_Rev130.doc Page 13 of 48 6.4 Flush Cache (E7h) This command causes the drive to complete writing data from its cache. The drive returns status with RDY=1 and DSC=1 after the data in the write cache buffer is written to the media. If the drive does not support the Flush Cache command, the drive shall return command aborted. Table 16: Flush Cache Task File Register COMMAND DRIVE/HEAD CYLINDER HI CYLINDER LOW SECTOR NUM SECTOR COUNT FEATURES 7 6 5 4 nu nu nu D 3 E7h 2 1 0 nu nu nu nu nu nu 6.5 Identify Device (ECh) The Identify Device command enables the host to receive parameter information from the Drive. This command has the same protocol as the Read Sector(s) command. Table 17 defines the Identify Device command Byte sequence. All reserved bits or Words are zero. Table 18 shows the definition of each field in the Identify Drive Information. Table 17: Identify Device Task File Register COMMAND DRIVE/HEAD CYLINDER HI CYLINDER LOW SECTOR NUM SECTOR COUNT FEATURES Swissbit AG Industriestrasse 4-8 CH-9552 Bronschhofen Switzerland 7 6 5 4 nu nu nu D 3 ECh 2 1 0 nu nu nu nu nu nu Swissbit reserves the right to change products or specifications without notice. www.swissbit.com industrial@swissbit.com Revision: 1.30 X-200m_data_sheet_SA-UxBR_Rev130.doc Page 14 of 48 Table 18: Identify Device Information Word Address Default Value Total Bytes 0 1 2 3 4 5 6 7-8 9 10-19 20 21 22 23-26 27-46 47 48 044Ah* XXXXh 0000h 00XXh 0000h XXXXh XXXXh XXXXh 0000h aaaa 0002h 0002h* 000Xh YYYY* YYYY* 8001h 0000h 0F00h* 0E00h* 4000h 0200h 0000h 0007h* XXXXh XXXXh XXXXh XXXXh 010Xh* XXXXh 0000h 0007h* 0000h* 0003h 0078h* 0078h* 0078h* 0078h* 0000h 2 2 2 2 2 2 2 4 2 20 2 2 2 8 40 2 2 2 2 2 2 2 14 Standard Configuration FIX (optional 848Ah for removable) Default number of cylinders (obsolete) Reserved Default number of heads (obsolete) Obsolete Obsolete Default number of sectors per track (obsolete) Number of sectors per Drive (Word 7 = MSW, Word 8 = LSW) Obsolete Serial number in ASCII (right justified) Buffer type (dual ported multi-sector) retired Buffer Size in 512byte increment (obsolete) Reserved Firmware revision in ASCII. Big Endian Byte Order in Word Model number in ASCII (right justified ("SFSAxxxxUxBRxxx-x-xx-xxx-xxx") Maximum number of sectors on Read/Write Multiple command Double word not supported Capabilities with DMA, LBA, IORDY supported without DMA LBA, IORDY supported Capabilities PIO data transfer cycle timing mode 2 Obsolete Field validity (Bytes 54-58, 64-70, 88) Current numbers of cylinders (obsolete) Current numbers of heads (obsolete) Current sectors per track (obsolete) Current capacity in sectors (LBAs)(Word 57 = LSW, Word 58 = MSW) (obsolete) Multiple sector setting (can be changed by host). Total number of sectors addressable in LBA Mode Obsolete Multi-Word DMA transfer support and selection (can be changed by host). no multi-word DMA Advanced PIO modes 3 and 4 supported Minimum Multi-Word DMA transfer cycle time per Word. Recommended Multi-Word DMA transfer cycle time. Minimum PIO transfer cycle time without flow control Minimum PIO transfer cycle time with IORDY flow control Reserved 76 0006h 2 SATA Capabilities 77 0000h 2 Reserved 78 0008h 2 SATA Feature support 79 88 0000h* 0080h 0000h 742Bh* 5500h* 4002h* 7429h* 1400h* 4002h* 207F* 89 0003* 90-91 49 50 51 52 53 54 55 56 57-58 59 60-61 62 63 64 65 66 67 68 69-75 2 2 2 2 2 2 2 2 4 2 4 2 2 Data Field Type Information 2 SATA Features enabled (can be changed by host) 4 ATA/ATAPI version 7 6 Features/command sets supported 6 Features/command sets enabled (can change in operation) 2 UDMA Mode Supported 0,1,2,3,4,5,6 and Selected 5 (changes in operation) 2 Time for security erase unit completion (e.g. 6 minutes) 0000h* 4 Reserved 92 FFFE* 2 Master Password Revision Code 93-127 0000h* 70 Reserved 128 0001h* 2 Security Status (changes in operation) 129-159 XXXXh 62 Vendor specific (e.g."Swissbit SSD") 160 0000h* 2 Max. current 161-216 0000h 112 217 0001h* 2 Nominal Media Rotation Rate: Solid State Device 218-255 0000h 76 Reserved 80-81 82 -84 85-87 * XXXX YYYY Reserved Standard values for full functionality, depending on configuration Depending on drive capacity and drive geometry Depending on drive configuration Swissbit AG Industriestrasse 4-8 CH-9552 Bronschhofen Switzerland Swissbit reserves the right to change products or specifications without notice. www.swissbit.com industrial@swissbit.com Revision: 1.30 X-200m_data_sheet_SA-UxBR_Rev130.doc Page 15 of 48 6.5.1 Word 0: General Configuration This field indicates the general characteristics of the device. The default value for Word 0 is set to 045Ah. Some operating systems require Bit 6 of Word 0 to be set to `1' (Non-removable device) to use the drive as the root storage device. 6.5.2 Word 1: Default Number of Cylinders This field contains the number of translated cylinders in the default translation mode. This value will be the same as the number of cylinders. 6.5.3 Word 3: Default Number of Heads This field contains the number of translated heads in the default translation mode. 6.5.4 Word 6: Default Number of Sectors per Track This field contains the number of sectors per track in the default translation mode. 6.5.5 Word 7-8: Number of Sectors per Drive This field contains the number of sectors per Drive. This double Word value is also the first invalid address in LBA translation mode. 6.5.6 Word 10-19: Memory Drive Serial Number The contents of this field are right justified and padded without spaces (20h). 6.5.7 Word 23-26: Firmware Revision This field contains the revision of the firmware for this product. 6.5.8 Word 27-46: Model Number This field contains the model number for this product and is left justified and padded with spaces (20h). 6.5.9 Word 47: Read/Write Multiple Sector Count This field contains the maximum number of sectors that can be read or written per interrupt using the Read Multiple or Write Multiple commands. 6.5.10 Word 49: Capabilities Bit 13 Standby Timer: is set to '0' to indicate that the Standby timer operation is defined by the manufacturer. Bit 11: IORDY Supported If bit 11 is set to 1 then this drive supports IORDY operation. If bit 11 is set to 0 then this drive may support IORDY operation. Bit 10: IORDY may be disabled If bit 10 is set to 1 then IODRDY may be disabled. Bit 9 LBA support: drive support LBA mode addressing. Bit 8 DMA Support: Read/Write DMA commands are supported. 6.5.11 Word 51: PIO Data Transfer Cycle Timing Mode This field defines the mode for PIO data transfer. For backward compatibility with BIOSs written before Word 64 was defined for advanced modes, a device reports in Word 51, the highest original PIO mode it can support (PIO mode 0, 1 or 2). Bits 15-8: are set to 02H. 6.5.12 Word 53: Translation Parameter Valid Bit 0: is set to `1' to indicate that Words 54 to 58 are valid Bit 1: is set to `1' to indicate that Words 64 to 70 are valid Bit 2 shall be set to 1 indicating that word 88 is valid and reflects the supported UDMA Swissbit AG Industriestrasse 4-8 CH-9552 Bronschhofen Switzerland Swissbit reserves the right to change products or specifications without notice. www.swissbit.com industrial@swissbit.com Revision: 1.30 X-200m_data_sheet_SA-UxBR_Rev130.doc Page 16 of 48 6.5.13 Word 54-56: Current Number of Cylinders, Heads, Sectors/Track These fields contain the current number of user addressable Cylinders, Heads, and Sectors/Track in the current translation mode. 6.5.14 Word 57-58: Current Capacity This field contains the product of the current cylinders, heads and sectors. 6.5.15 Word 59: Multiple Sector Setting Bits 15-9 are reserved and must be set to `0'. Bit 8 is set to `1', to indicate that the Multiple Sector Setting is valid. Bits 7-0 are the current setting for the number of sectors to be transferred for every interrupt, on Read/Write Multiple commands; the only values returned are `00h' or `01h'. 6.5.16 Word 60-61: Total Sectors Addressable in LBA Mode This field contains the number of sectors addressable for the Drive in LBA mode only. 6.5.17 Word 63: Multi-Word DMA transfer Bits 15 through 8 of word 63 of the Identify Device parameter information is defined as the Multiword DMA mode selected field. If this field is supported, bit 1 of word 53 shall be set to one. This field is bit significant. Only one of bits may be set to one in this field by the drive to indicate the multiword DMA mode which is currently selected. Of these bits, bits 15 through 11 are reserved. Bit 8, if set to one, indicates that Multiword DMA mode 0 has been selected. Bit 9, if set to one, indicates that Multiword DMA mode 1 has been selected. Bit 10, if set to one, indicates that Multiword DMA mode 2 has been selected. Selection of Multiword DMA modes 3 and above are specific to Drive are as described in Word 163. Bits 7 through 0 of word 63 of the Identify Device parameter information is defined as the Multiword DMA data transfer supported field. If this field is supported, bit 1 of word 53 shall be set to one. This field is bit significant. Any number of bits may be set to one in this field by the drive to indicate the Multiword DMA modes it is capable of supporting. Of these bits, bits 7 through 2 are reserved. Bit 0, if set to one, indicates that the drive supports Multiword DMA mode 0. Bit 1, if set to one, indicates that the drive supports Multiword DMA modes 1 and 0. Bit 2, if set to one, indicates that the Drive supports Multiword DMA modes 2, 1 and 0. Support for Multiword DMA modes 3 and above are specific to Drive are reported in word 163 as described in Word 163. 6.5.18 Word 64: Advanced PIO transfer modes supported This field is bit significant. Any number of bits may be set to `1' in this field by the drive to indicate the advanced PIO modes it is capable of supporting. Bits 7-2 are reserved for future advanced PIO modes. Bit 1 is set to `1', indicates that the Drive supports PIO mode 4. Bit 0 is set to `1' to indicate that the Drive supports PIO mode 3. Support for PIO modes 5 and above are specific to Drive are reported in word 163 as described in Word 163. 6.5.19 Word 65: Minimum Multi-Word DMA transfer cycle time Word 65 of the parameter information of the Identify Device command is defined as the minimum Multiword DMA transfer cycle time. This field defines, in nanoseconds, the minimum cycle time that, if used by the host, the Drive guarantees data integrity during the transfer. If this field is supported, bit 1 of word 53 shall be set to one. The value in word 65 shall not be less than the minimum cycle time for the fastest DMA mode supported by the device. This field shall be supported by all Drives supporting DMA modes 1 and above. If bit 1 of word 53 is set to one, but this field is not supported, the Drive shall return a value of zero in this field. 6.5.20 Word 66: Recommended Multi-Word DMA transfer cycle time Word 66 of the parameter information of the Identify Device command is defined as the recommended Multiword DMA transfer cycle time. This field defines, in nanoseconds, the cycle time that, if used by the host, may optimize the data transfer from by reducing the probability that the Drive will need to negate the DMARQ signal during the transfer of a sector. Swissbit AG Industriestrasse 4-8 CH-9552 Bronschhofen Switzerland Swissbit reserves the right to change products or specifications without notice. www.swissbit.com industrial@swissbit.com Revision: 1.30 X-200m_data_sheet_SA-UxBR_Rev130.doc Page 17 of 48 If this field is supported, bit 1 of word 53 shall be set to one. The value in word 66 shall not be less than the value in word 65. This field shall be supported by all Drives supporting DMA modes 1 and above. If bit 1 of word 53 is set to one, but this field is not supported, the Drive shall return a value of zero in this field. 6.5.21 Word 67: Minimum PIO transfer cycle time without flow control Word 67 of the parameter information of the Identify Device command is defined as the minimum PIO transfer without flow control cycle time. This field defines, in nanoseconds, the minimum cycle time that, if used by the host, the Drive guarantees data integrity during the transfer without utilization of flow control. If this field is supported, Bit 1 of word 53 shall be set to one. Any Drive that supports PIO mode 3 or above shall support this field, and the value in word 67 shall not be less than the value reported in word 68. If bit 1 of word 53 is set to one because a Drive supports a field in words 64-70 other than this field and the Drive does not support this field, the Drive shall return a value of zero in this field. 6.5.22 Word 68: Minimum PIO transfer cycle time with IORDY Word 68 of the parameter information of the Identify Device command is defined as the minimum PIO transfer with IORDY flow control cycle time. This field defines, in nanoseconds, the minimum cycle time that the Drive supports while performing data transfers while utilizing IORDY flow control. If this field is supported, Bit 1 of word 53 shall be set to one. Any Drive that supports PIO mode 3 or above shall support this field, and the value in word 68 shall be the fastest defined PIO mode supported by the Drive. If bit 1 of word 53 is set to one because a Drive supports a field in words 64-70 other than this field and the Drive does not support this field, the Drive shall return a value of zero in this field. 6.5.23 Word 76: Serial ATA Capabilities Bit 15:11 Reserved Bit 10 1 = Supports Phy Event Counters Bit 9 1 = Supports receipt of host initiated power management requests Bit 8 1 = Supports native Command Queuing Bit 7:3 Reserved for future SATA signaling speed grades Bit 2 1 = Supports SATA Gen2 Signaling Speed (3.0Gb/s) Bit 1 1 = Supports SATA Gen1 Signaling Speed (1.5Gb/s) Bit 0 Shall be cleared to zero 6.5.24 Word 78: SATA Feature support Bit 15-7 Reserved Bit 6 1 = Supports software settings preservation Bit 5 1 = Supports asynchronous notification Bit 4 1 = Supports in-order data delivery Bit 3 1 = Device supports initiating interface power management Bit 2 1 = Supports DMA Setup Auto-Activate optimization Bit 1 1 = Supports non-zero buffer offsets Bit 0 Shall be cleared to zero 6.5.25 Word 79: SATA Features enabled Bit 15-7 Reserved Bit 6 1 = Supports software settings preservation enabled Bit 5 1 = Supports asynchronous notification enabled Bit 4 1 = Supports in-order data delivery enabled Bit 3 1 = Device supports initiating interface power management enabled Bit 2 1 = Supports DMA Setup Auto-Activate optimization enabled Bit 1 1 = Supports non-zero buffer offsets enabled Bit 0 Shall be cleared to zero Swissbit AG Industriestrasse 4-8 CH-9552 Bronschhofen Switzerland Swissbit reserves the right to change products or specifications without notice. www.swissbit.com industrial@swissbit.com Revision: 1.30 X-200m_data_sheet_SA-UxBR_Rev130.doc Page 18 of 48 6.5.26 Words 82-84: Features/command sets supported Words 82, 83, and 84 shall indicate features/command sets supported. The value 0000h or FFFFh was placed in each of these words by Drives prior to ATA-3 and shall be interpreted by the host as meaning that features/command sets supported are not indicated. Bits 1 through 13 of word 83 and bits 0 through 13 of word 84 are reserved. Bit 14 of word 83 and word 84 shall be set to one and bit 15 of word 83 and word 84 shall be cleared to zero to provide indication that the features/command sets supported words are valid. The values in these words should not be depended on by host implementers. Bit 0 of word 82 shall be set to zero; the SMART feature set is not supported. If bit 1 of word 82 is set to one, the Security Mode feature set is supported. Bit 2 of word 82 shall be set to zero; the Removable Media feature set is not supported. Bit 3 of word 82 shall be set to one; the Power Management feature set is supported. Bit 4 of word 82 shall be set to zero; the Packet Command feature set is not supported. If bit 5 of word 82 is set to one, write cache is supported. If bit 6 of word 82 is set to one, look-ahead is supported. Bit 7 of word 82 shall be set to zero; release interrupt is not supported. Bit 8 of word 82 shall be set to zero; Service interrupt is not supported. Bit 9 of word 82 shall be set to zero; the Device Reset command is not supported. Bit 10 of word 82 shall be set to zero; the Host Protected Area feature set is not supported. Bit 11 of word 82 is obsolete. Bit 12 of word 82 shall be set to one; the Drive supports the Write Buffer command. Bit 13 of word 82 shall be set to one; the Drive supports the Read Buffer command. Bit 14 of word 82 shall be set to one; the Drive supports the NOP command. Bit 15 of word 82 is obsolete. Bit 0 of word 83 shall be set to zero; the Drive does not support the Download Microcode command. Bit 1 of word 83 shall be set to zero; the Drive does not support the Read DMA Queued and Write DMA Queued commands. Bit 2 of word 83 shall be set to zero; the Drive does not support the CFA feature set. If bit 3 of word 83 is set to one, the Drive supports the Advanced Power Management feature set. Bit 4 of word 83 shall be set to zero; the Drive does not support the Removable Media Status feature set. 6.5.27 Words 85-87: Features/command sets enabled Words 85, 86, and 87 shall indicate features/command sets enabled. The value 0000h or FFFFh was placed in each of these words by Drives prior to ATA-4 and shall be interpreted by the host as meaning that features/command sets enabled are not indicated. Bits 1 through 15 of word 86 are reserved. Bits 0-13 of word 87 are reserved. Bit 14 of word 87 shall be set to one and bit 15 of word 87 shall be cleared to zero to provide indication that the features/command sets enabled words are valid. The values in these words should not be depended on by host implementers. Bit 0 of word 85 shall be set to zero; the SMART feature set is not enabled. If bit 1 of word 85 is set to one, the Security Mode feature set has been enabled via the Security Set Password command. Bit 2 of word 85 shall be set to zero; the Removable Media feature set is not supported. Bit 3 of word 85 shall be set to one; the Power Management feature set is supported. Bit 4 of word 85 shall be set to zero; the Packet Command feature set is not enabled. If bit 5 of word 85 is set to one, write cache is enabled. If bit 6 of word 85 is set to one, look-ahead is enabled. Bit 7 of word 85 shall be set to zero; release interrupt is not enabled. Bit 8 of word 85 shall be set to zero; Service interrupt is not enabled. Bit 9 of word 85 shall be set to zero; the Device Reset command is not supported. Bit 10 of word 85 shall be set to zero; the Host Protected Area feature set is not supported. Bit 11 of word 85 is obsolete. Bit 12 of word 85 shall be set to one; the Drive supports the Write Buffer command. Bit 13 of word 85 shall be set to one; the Drive supports the Read Buffer command. Bit 14 of word 85 shall be set to one; the Drive supports the NOP command. Bit 15 of word 85 is obsolete. Bit 0 of word 86 shall be set to zero; the Drive does not support the Download Microcode command. Bit 1 of word 86 shall be set to zero; the Drive does not support the Read DMA Queued and Write DMA Queued commands. Swissbit AG Industriestrasse 4-8 CH-9552 Bronschhofen Switzerland Swissbit reserves the right to change products or specifications without notice. www.swissbit.com industrial@swissbit.com Revision: 1.30 X-200m_data_sheet_SA-UxBR_Rev130.doc Page 19 of 48 If bit 2 of word 86 shall be set to zero, the Drive does not support the CFA feature set. If bit 3 of word 86 is set to one, the Advanced Power Management feature set has been enabled via the Set Features command. Bit 4 of word 86 shall be set to zero; the Drive does not support the Removable Media Status feature set. 6.5.28 Word 88: Ultra DMA Modes Supported and Selected Word 88 identifies the Ultra DMA transfer modes supported by the device and indicates the mode that is currently selected. Only one DMA mode shall be selected at any given time. If an Ultra DMA mode is selected, then no Multiword DMA mode shall be selected. If a Multiword DMA mode is selected, then no Ultra DMA mode shall be selected. Support of this word is mandatory if Ultra DMA is supported. Word 88 shall return a value of 0 if the device does not support UDMA. Bit 15: Reserved Bit 14: 1 = Ultra DMA mode 6 is selected 0 = Ultra DMA mode 6 is not selected Bit 13: 1 = Ultra DMA mode 5 is selected 0 = Ultra DMA mode 5 is not selected Bit 12: 1 = Ultra DMA mode 4 is selected 0 = Ultra DMA mode 4 is not selected Bit 11: 1 = Ultra DMA mode 3 is selected 0 = Ultra DMA mode 3 is not selected Bit 10: 1 = Ultra DMA mode 2 is selected 0 = Ultra DMA mode 2 is not selected Bit 9: 1 = Ultra DMA mode 1 is selected 0 = Ultra DMA mode 1 is not selected Bit 8: 1 = Ultra DMA mode 0 is selected 0 = Ultra DMA mode 0 is not selected Bit 7: Reserved Bit 6: 1 = Ultra DMA mode 6 and below are supported. Bits 0-5 shall be set to 1. Bit 5: 1 = Ultra DMA mode 5 and below are supported. Bits 0-4 shall be set to 1. Bit 4: 1 = Ultra DMA mode 4 and below are supported. Bits 0-3 shall be set to 1. Bit 3: 1 = Ultra DMA mode 3 and below are supported, Bits 0-2 shall be set to 1. Bit 2: 1 = Ultra DMA mode 2 and below are supported. Bits 0-1 shall be set to 1. Bit 1: 1 = Ultra DMA mode 1 and below are supported. Bit 0 shall be set to 1. Bit 0: 1 = Ultra DMA mode 0 is supported 6.5.29 Word 89: Time required for Security erase unit completion Word 89 specifies the time required for the SECURITY ERASE UNIT command to complete. Support of this word is mandatory if the Security feature set is supported. Required Time= (Value*2) minutes 6.5.30 Word 92: Master Password Revision Code Word 92 contains the value of the Master Password Revision Code set when the Master Password was last changed. Valid values are 0001h through FFFEh. A value of 0000h or FFFFh indicates that the Master Password Revision is not supported. Support of this word is mandatory if the Security feature set is supported. 6.5.31 Word 128: Security status Support of this word is mandatory if the Security feature set is supported. Bit 8 of word 128 indicates the security level. If security mode is enabled and the security level is high, bit 8 shall be cleared to zero. If security mode is enabled and the security level is maximum, bit 8 shall be set to one. When security mode is disabled, bit 8 shall be cleared to zero. Bit 5 of word 128 indicates the Enhanced security erase unit feature is supported. If bit 5 is set to one, the Enhanced security erase unit feature set is supported. Bit 4 of word 128 indicates that the security count has expired. If bit 4 is set to one, the security count is expired and SECURITY UNLOCK and SECURITY ERASE UNIT are command aborted until a power-on reset or hardware reset. Bit 3 of word 128 indicates security frozen. If bit 3 is set to one, the security is frozen. Bit 2 of word 128 indicates security locked. If bit 2 is set to one, the security is locked. Bit 1 of word 128 indicates security enabled. If bit 1 is set to one, the security is enabled. Bit 0 of word 128 indicates the Security Mode feature set supported. If bit 0 is set to one, security is supported. Swissbit AG Industriestrasse 4-8 CH-9552 Bronschhofen Switzerland Swissbit reserves the right to change products or specifications without notice. www.swissbit.com industrial@swissbit.com Revision: 1.30 X-200m_data_sheet_SA-UxBR_Rev130.doc Page 20 of 48 6.6 Idle (97h or E3h) This command causes the Drive to set BSY, enter the Idle mode, clear BSY and generate an interrupt. If the sector count is non-zero, it is interpreted as a timer count (each count is 5ms) and the automatic power down mode is enabled. If the sector count is zero, the automatic power down mode is disabled. Note that this time base (5ms) is different from the ATA specification. Table 19 defines the Byte sequence of the Idle command. Table 19: Idle Task File Register COMMAND DRIVE/HEAD CYLINDER HI CYLINDER LOW SECTOR NUM SECTOR COUNT FEATURES 7 6 nu nu 5 4 3 97h or E3h nu D 2 1 0 nu nu nu nu Timer Count (5ms increments) nu 6.7 Idle Immediate (95h or E1h) This command causes the Drive to set BSY, enter the Idle mode, clear BSY and generate an interrupt. Table 20 defines the Idle Immediate command Byte sequence. Table 20: Idle Immediate Task File Register COMMAND DRIVE/HEAD CYLINDER HI CYLINDER LOW SECTOR NUM SECTOR COUNT FEATURES 7 6 5 4 nu nu nu D 3 95h or E1h 2 1 0 nu nu nu nu nu nu 6.8 NOP (00h) This command always fails with the Drive returning command aborted. Table 21 defines the Byte sequence of the NOP command. Table 21: NOP Task File Register COMMAND DRIVE/HEAD CYLINDER HI CYLINDER LOW SECTOR NUM SECTOR COUNT FEATURES Swissbit AG Industriestrasse 4-8 CH-9552 Bronschhofen Switzerland 7 6 5 4 nu nu nu D 3 00h 2 1 0 nu nu nu nu nu nu Swissbit reserves the right to change products or specifications without notice. www.swissbit.com industrial@swissbit.com Revision: 1.30 X-200m_data_sheet_SA-UxBR_Rev130.doc Page 21 of 48 6.9 Read Buffer (E4h) The Read Buffer command enables the host to read the current contents of the Drive's sector buffer. This command has the same protocol as the Read Sector(s) command. Table 22 defines the Read Buffer command Byte sequence. Table 22: Read buffer Task File Register COMMAND DRIVE/HEAD CYLINDER HI CYLINDER LOW SECTOR NUM SECTOR COUNT FEATURES 7 6 5 4 nu nu nu D 3 E4h 2 1 0 nu nu nu nu nu nu 6.10 Read DMA (C8h) This command uses DMA mode to read from 1 to 256 sectors as specified in the Sector Count register. A sector count of 0 requests 256 sectors. The transfer begins at the sector specified in the Sector Number Register. When this command is issued the Drive sets BSY, puts all or part of the sector of data in the buffer. The Drive is then permitted, although not required, to set DRQ, clear BSY. The Drive asserts DMAREQ while data is available to be transferred. The Drive asserts DMAREQ while data is available to be transferred. The host then reads the (512 * sector-count) bytes of data from the Drive using DMA. While DMAREQ is asserted by the Drive, the Host asserts -DMACK while it is ready to transfer data by DMA and asserts -IORD once for each 16 bit word to be transferred to the Host. Interrupts are not generated on every sector, but upon completion of the transfer of the entire number of sectors to be transferred or upon the occurrence of an unrecoverable error. At command completion, the Command Block Registers contain the cylinder, head and sector number of the last sector read. If an error occurs, the read terminates at the sector where the error occurred. The Command Block Registers contain the cylinder, head, and sector number of the sector where the error occurred. The amount of data transferred is indeterminate. Table 23: Read DMA Task File Register COMMAND DRIVE/HEAD CYLINDER HI CYLINDER LOW SECTOR NUM SECTOR COUNT FEATURES 7 6 LBA 5 4 3 2 1 0 C8h D Head (LBA 27-24) Cylinder High (LBA23-16) Cylinder Low (LBA15-8) Sector Number (LBA7-0) Sector Count nu 6.11 Read Multiple (C4h) The Read Multiple command performs similarly to the Read Sectors command. Interrupts are not generated on every sector, but on the transfer of a block which contains the number of sectors defined by a Set Multiple command. Command execution is identical to the Read Sectors operation except that the number of sectors defined by a Set Multiple command is transferred without intervening interrupts. DRQ qualification of the transfer is required only at the start of the data block, not on each sector. The block count of sectors to be transferred without intervening interrupts is programmed by the Set Multiple Mode command, which must be executed prior to the Read Multiple command. When the Read Multiple command is issued, the Sector Count Register contains the number of sectors (not the number of blocks or the block count) requested. If the number of requested sectors is not evenly divisible by the block count, as many full blocks as possible are transferred, followed by a final, partial block transfer. The partial block transfer is for n sectors, where: n = (sector count) module (block count). If the Read Multiple command is attempted before the Set Multiple Mode command has been executed or when Read Multiple commands are disabled, the Read Multiple operation is rejected with an Aborted Command error. Swissbit AG Industriestrasse 4-8 CH-9552 Bronschhofen Switzerland Swissbit reserves the right to change products or specifications without notice. www.swissbit.com industrial@swissbit.com Revision: 1.30 X-200m_data_sheet_SA-UxBR_Rev130.doc Page 22 of 48 Disk errors encountered during Read Multiple commands are posted at the beginning of the block or partial block transfer, but DRQ is still set and the data transfer will take place as it normally would, including transfer of corrupted data, if any. Interrupts are generated when DRQ is set at the beginning of each block or partial block. The error reporting is the same as that on a Read Sector(s) Command. This command reads from 1 to 256 sectors as specified in the Sector Count register. A sector count of 0 requests 256 sectors. The transfer begins at the sector specified in the Sector Number Register. If an error occurs, the read terminates at the sector where the error occurred. The Command Block Registers contain the cylinder, head and sector number of the sector where the error occurred. The flawed data are pending in the sector buffer. Subsequent blocks or partial blocks are transferred only if the error was a correctable data error. All other errors cause the command to stop after transfer of the block which contained the error. Table 24 defines the Read Multiple command Byte sequence. Table 24: Read Multiple Task File Register COMMAND DRIVE/HEAD CYLINDER HI CYLINDER LOW SECTOR NUM SECTOR COUNT FEATURES 7 6 5 4 3 2 1 0 C4h 1 LBA 1 D Head (LBA 27-24) Cylinder High (LBA23-16) Cylinder Low (LBA15-8) Sector Number (LBA7-0) Sector Count nu 6.12 Read Native max address (F8h) The Read Native max address command reads the max native address of the drive. It is related to the Host protected Area feature set. Table 25 defines the Read max native address command Byte sequence. Table 25: Read native max address Task File Register 7 6 5 4 3 2 1 COMMAND F8h DRIVE/HEAD nu LBA nu D nu CYLINDER HI nu CYLINDER LOW nu SECTOR NUM nu SECTOR COUNT nu FEATURES nu The LBA bit shall be set to one to specify the address is an LBA. DEV shall specify the selected device. The native drive size is given in Drive/Head, Cyl Hi, Cyl Low and Sector num register as LBA value. Swissbit AG Industriestrasse 4-8 CH-9552 Bronschhofen Switzerland Swissbit reserves the right to change products or specifications without notice. www.swissbit.com industrial@swissbit.com 0 Revision: 1.30 X-200m_data_sheet_SA-UxBR_Rev130.doc Page 23 of 48 6.13 Read Sector(s) (20h) This command reads from 1 to 256 sectors as specified in the Sector Count register. A sector count of 0 requests 256 sectors. The transfer begins at the sector specified in the Sector Number Register. When this command is issued and after each sector of data (except the last one) has been read by the host, the Drive sets BSY, puts the sector of data in the buffer, sets DRQ, clears BSY, and generates an interrupt. The host then reads the 512 Bytes of data from the buffer. If an error occurs, the read terminates at the sector where the error occurred. The Command Block Registers contain the cylinder, head, and sector number of the sector where the error occurred. The flawed data are pending in the sector buffer. Table 26 defines the Read Sector command Byte sequence. Table 26: Read sector(s) Task File Register COMMAND DRIVE/HEAD CYLINDER HI CYLINDER LOW SECTOR NUM SECTOR COUNT FEATURES 7 6 5 4 3 2 1 0 20h 1 LBA 1 D Head (LBA 27-24) Cylinder High (LBA23-16) Cylinder Low (LBA15-8) Sector Number (LBA7-0) Sector Count nu 6.14 Read Verify Sector(s) (40h or 41h) This command is identical to the Read Sectors command, except that DRQ is never set and no data is transferred to the host. When the command is accepted, the Drive sets BSY. When the requested sectors have been verified, the Drive clears BSY and generates an interrupt. If an error occurs, the verify terminates at the sector where the error occurs. The Command Block Registers contain the cylinder, head and sector number of the sector where the error occurred. The Sector Count Register contains the number of sectors not yet verified. Table 27 defines the Read Verify Sector command Byte sequence. Table 27: Read Verify Sector(s) Task File Register COMMAND DRIVE/HEAD CYLINDER HI CYLINDER LOW SECTOR NUM SECTOR COUNT FEATURES 7 6 5 1 LBA 1 4 3 40h or 41h 2 1 0 D Head (LBA 27-24) Cylinder High (LBA23-16) Cylinder Low (LBA15-8) Sector Number (LBA7-0) Sector Count nu 6.15 Request Sense (03h) This command requests extended error information for the previous command. Table 28 defines the Request Sense command Byte sequence. Table 29 defines the valid extended error codes. The extended error code is returned to the host in the Error Register. Table 28: Request sense Task File Register COMMAND DRIVE/HEAD CYLINDER HI CYLINDER LOW SECTOR NUM SECTOR COUNT FEATURES Swissbit AG Industriestrasse 4-8 CH-9552 Bronschhofen Switzerland 7 6 5 4 3 2 1 0 03h 1 LBA 1 D nu nu nu nu nu nu Swissbit reserves the right to change products or specifications without notice. www.swissbit.com industrial@swissbit.com Revision: 1.30 X-200m_data_sheet_SA-UxBR_Rev130.doc Page 24 of 48 Table 29: Extended Error Codes Extended Error Code 00h 01h 09h 21h 2Fh 35h, 36h 11h 18h 05h, 30-34h, 37h, 3Eh 10h, 14h 3Ah 1Fh 0Ch, 38h, 3Bh, 3Ch, 3Fh 03h Description No Error Detected Self Test OK (No Error) Miscellaneous Error Invalid Address (Requested Head or Sector Invalid) Address Overflow (Address Too Large) Supply or generated Voltage Out of Tolerance Uncorrectable ECC Error Corrected ECC Error Self Test or Diagnostic Failed ID Not Found Spare Sectors Exhausted Data Transfer Error / Aborted Command Corrupted Media Format Write / Erase Failed 6.16 Security Disable Password (F6h) This command requests a transfer of a single sector of data from the host. Table 30 defines the content of this sector of information. If the password selected by word 0 matches the password previously saved by the device, the device disables the lock mode. This command does not change the Master password that may be reactivated later by setting a User password. Table 30: Security Disable Password Task File Register 7 COMMAND DRIVE/HEAD 1 CYLINDER HI CYLINDER LOW SECTOR NUM SECTOR COUNT FEATURES 6 5 4 3 2 1 0 F6h LBA 1 D nu nu nu nu nu nu Table 31: Security Password Data Content Word 0 Content Control word Bit 0: identifier 0=compare User password 1=compare Master password Bit 1-15: Reserved Password (32 bytes) Reserved 1-16 17-255 6.17 Security Erase Prepare (F3h) This command shall be issued immediately before the Security Erase Unit command to enable device erasing and unlocking. This command prevents accidental erase of the SSD. Table 32: Security Erase Prepare Task File Register COMMAND DRIVE/HEAD CYLINDER HI CYLINDER LOW SECTOR NUM SECTOR COUNT FEATURES Swissbit AG Industriestrasse 4-8 CH-9552 Bronschhofen Switzerland 7 6 5 4 1 LBA 1 D 3 2 1 0 F3h nu nu nu nu nu nu Swissbit reserves the right to change products or specifications without notice. www.swissbit.com industrial@swissbit.com Revision: 1.30 X-200m_data_sheet_SA-UxBR_Rev130.doc Page 25 of 48 6.18 Security Erase Unit (F4h) This command requests transfer of a single sector of data from the host. Table 31 defines the content of this sector of information. If the password does not match the password previously saved by the SSD, the SSD rejects the command with command aborted. The Security Erase Prepare command shall be completed immediately prior to the Security Erase Unit command. If the SSD receives a Security Erase Unit command without an immediately prior Security Erase Prepare command, the SSD aborts the Security Erase Unit command. Table 33: Security Erase Unit Task File Register COMMAND DRIVE/HEAD CYLINDER HI CYLINDER LOW SECTOR NUM SECTOR COUNT FEATURES 7 6 5 4 3 2 1 0 F4h 1 LBA 1 D nu nu nu nu nu nu 6.19 Security Freeze Lock (F5h) The Security Freeze Lock command sets the SSD to Frozen mode. After command completion, any other commands that update the SSD Lock mode are rejected. Frozen mode is disabled by power off or hardware reset. If Security Freeze Lock is issued when the SSD is in Frozen mode, the command executes and the SSD remains in Frozen mode. After command completion, the Sector Count Register shall be set to 0. Commands disabled by Security Freeze Lock are: Security Set Password Security Unlock Security Disable Password Security Erase Unit If security mode feature set is not supported, this command shall be handled as Wear Level command. Table 34: Security Freeze Lock Task File Register COMMAND DRIVE/HEAD CYLINDER HI CYLINDER LOW SECTOR NUM SECTOR COUNT FEATURES Swissbit AG Industriestrasse 4-8 CH-9552 Bronschhofen Switzerland 7 6 5 4 3 2 1 0 F5h 1 LBA 1 D nu nu nu nu nu nu Swissbit reserves the right to change products or specifications without notice. www.swissbit.com industrial@swissbit.com Revision: 1.30 X-200m_data_sheet_SA-UxBR_Rev130.doc Page 26 of 48 6.20 Security Set Password (F1h) This command requests a transfer of a single sector of data from the host. Table 36 defines the content of the sector of information. The data transferred controls the function of this command. Table 37 defines the interaction of the identifier and security level bits. Table 35: Security Set Password Task File Register COMMAND DRIVE/HEAD CYLINDER HI CYLINDER LOW SECTOR NUM SECTOR COUNT FEATURES 7 6 5 4 3 2 1 0 F1h 1 LBA 1 D nu nu nu nu nu nu Table 36: Security Set Password Data Content Word 0 1-16 17-255 Content Control word Bit 0: identifier 0=set User password 1=set Master password Bit 1-7: Reserved Bit 8: Security level 0=High 1=Maximum Bits 9-15: Reserved Password (32 bytes) Reserved Table 37: Identifier and Security Level Bit Interaction Identifier Level User High User Maximum Master High or Maximum Swissbit AG Industriestrasse 4-8 CH-9552 Bronschhofen Switzerland Command result The password supplied with the command shall be saved as the new User password. The lock mode shall be enabled from the next power-on or hardware reset. The SSD shall then be unlocked by either the User password or the previously set Master password. The password supplied with the command shall be saved as the new User password. The lock mode shall be enabled from the next power-on or hardware reset. The SSD shall then be unlocked by only the User password. The Master password previously set is still stored in the SSD shall not be used to unlock the SSD. This combination shall set a Master password but shall not enable or disable the Lock mode. The security level is not changed. Swissbit reserves the right to change products or specifications without notice. www.swissbit.com industrial@swissbit.com Revision: 1.30 X-200m_data_sheet_SA-UxBR_Rev130.doc Page 27 of 48 6.21 Security Unlock (F2h) This command requests transfer of a single sector of data from the host. Table 31 defines the content of this sector of information. If the identifier bit is set to Master and the device is in high security level, then the password supplied shall be compared with the stored Master password. If the device is in the maximum security level, then the unlock command shall be rejected. If the identifier bit is set to user, then the device compares the supplied password with the stored User password. If the password compare fails then the device returns command aborted to the host and decrements the unlock counter. This counter is initially set to five and is decremented for each password mismatch when Security Unlock is issued and the device is locked. Once this counter reaches zero, the Security Unlock and Security Erase Unit commands are command aborted until after a power-on reset or a hardware reset is received. Security Unlock commands issued when the device is unlocked have no effect on the unlock counter. Table 38: Security Unlock Task File Register COMMAND DRIVE/HEAD CYLINDER HI CYLINDER LOW SECTOR NUM SECTOR COUNT FEATURES 7 6 5 4 3 2 1 0 F2h 1 LBA 1 D nu nu nu nu nu nu 6.22 Set Features (EFh) This command is used by the host to establish or select certain features. If any subcommand input value is not supported or is invalid, the SSD returns command aborted. Table 39: Set Features Task File Register COMMAND DRIVE/HEAD CYLINDER HI CYLINDER LOW SECTOR NUM SECTOR COUNT FEATURES 7 6 5 4 3 2 1 0 EFh nu D nu nu nu nu Config Feature Table 40: Features Supported Feature Operation 01h/81h Enable/Disable 8-bit data transfers. 02h/82h Enable/Disable write cache. 03h Set transfer mode based on value in Sector Count register. 05h/85h Enable/Disable advance power management. 09h/89h Enable/Disable extended power operations. 0Ah/8Ah Enable/Disable power level 1 commands. 55h/AAh Disable/Enable Read Look Ahead. 66h/CCh Disable/Enable Power On Reset (POR) established of defaults at Soft Reset. 69h NOP Accepted for backward compatibility. 96h NOP Accepted for backward compatibility. 97h Accepted for backward compatibility. Use of this Feature is not recommended. 9Ah Set the host current source capability. Allows trade-off between current drawn and read/write speed. BBh 4 bytes of data apply on Read/Write Long commands Features 01h and 81h are used to enable and clear 8 bit data transfer modes in True IDE Mode. If the 01h feature command is issued all data transfers shall occur on the low order D[7:0] data bus and the -IOIS16 signal shall not be asserted for data register accesses. The host shall not enable this feature for DMA transfers. Swissbit AG Industriestrasse 4-8 CH-9552 Bronschhofen Switzerland Swissbit reserves the right to change products or specifications without notice. www.swissbit.com industrial@swissbit.com Revision: 1.30 X-200m_data_sheet_SA-UxBR_Rev130.doc Page 28 of 48 Features 02h and 82h allow the host to enable or disable write cache in SSD that implement write cache. When the subcommand disable write cache is issued, the SSD shall initiate the sequence to flush cache to non-volatile memory before command completion. Feature 03h allows the host to select the PIO or Multiword DMA transfer mode by specifying a value in the Sector Count register. The upper 5 bits define the type of transfer and the low order 3 bits encode the mode value. One PIO mode shall be selected at all times. For Cards which support DMA, one DMA mode shall be selected at all times. The host may change the selected modes by the Set Features command. Table 41: Transfer Mode Values Mode PIO default mode PIO default mode, disable IORDY PIO flow control transfer mode Reserved Multi-Word DMA mode Ultra DMA mode Reserved (1)Mode = transfer mode number Bits (7:3) 00000b 00000b 00001b 00010b 00100b 01000b 1000b Bits (2:0) 000b 001b (1) Mode N/A (1) Mode (1) Mode N/A Notes: Multiword DMA is not permitted for devices configured in the PC Card Memory or the PC Card I/O interface mode. If a SSD supports PIO modes greater than 0 and receives a Set Features command with a Set Transfer Mode parameter and a Sector Count register value of "00000000b", it shall set its default PIO mode. If the value is "00000001b" and the SSD supports disabling of IORDY, then the SSD shall set its default PIO mode and disable IORDY. A SSD shall support all PIO modes below the highest mode supported, e.g., if PIO mode 1 is supported PIO mode 0 shall be supported. Support of IORDY is mandatory when PIO mode 3 or above is the current mode of operation. A SSD reporting support for Multiword DMA modes shall support all Multiword DMA modes below the highest mode supported. For example, if Multiword DMA mode 2 support is reported, then modes 1 and 0 shall also be supported. Note that Multiword DMA shall not be supported while PC Card interface modes are selected. A SSD reporting support for Ultra DMA modes shall support all Ultra DMA modes below the highest mode supported. For example, if Ultra DMA mode 2 support is reported then modes 1 and 0 shall also be supported. If an Ultra DMA mode is enabled, any previously enabled Multiword DMA mode shall be disabled by the device. If a Multiword DMA mode is enabled any previously enabled Ultra DMA mode shall be disabled by the device. Feature 05h allows the host to enable Advanced Power Management. To enable Advanced Power Management, the host writes the Sector Count register with the desired advanced power management level and then executes a Set Features command with subcommand code 05h. The power management level is a scale from the lowest power consumption setting of 01h to the maximum performance level of FEh. Table 42: Advanced power management levelsTable 42 shows these values. Table 42: Advanced power management levels Level Maximum performance Intermediate power management levels without Standby Minimum power consumption without Standby Intermediate power management levels with Standby Minimum power consumption with Standby Reserved Reserved Sector Count Value FEh 81h-FDh 80h 02h-7Fh 01h FFh 00h In the current version the advanced power management levels are accepted, but don't influence performance and power consumption. Device performance may increase with increasing power management levels. Device power consumption may increase with increasing power management levels. The power management levels may contain discrete bands. For example, a device may implement one power management method from 80h to A0h and a higher performance, higher power consumption method from level A1h to FEh. Advanced power management levels 80h and higher do not permit the device to spin down to save power. Feature 85h disables Advanced Power Management. Subcommand 85h may not be implemented on all devices that implement Set Features subcommand 05h. Swissbit AG Industriestrasse 4-8 CH-9552 Bronschhofen Switzerland Swissbit reserves the right to change products or specifications without notice. www.swissbit.com industrial@swissbit.com Revision: 1.30 X-200m_data_sheet_SA-UxBR_Rev130.doc Page 29 of 48 Features 0Ah and 8Ah are used to enable and disable Power Level 1 commands. Feature 0Ah is the default feature for the SSD with extended power as they require Power Level 1 to perform their full set of functions. Power Enhanced SSDs are required to power up and execute all supported commands and protocols in Power Level 0, their default feature shall be 8Ah: Disable Power Level 1 Commands. No commands are actually excluded for such cards in Power Level 0 because no commands require Power Level 1. Features 55h and BBh are the default features for the SSD; thus, the host does not have to issue this command with these features unless it is necessary for compatibility reasons. Feature code 9Ah enables the host to configure the card to best meet the host system's power requirements. The host sets a value in the Sector Count register that is equal to one-fourth of the desired maximum average current (in mA) that the card should consume. For example, if the Sector Count register were set to 6, the card would be configured to provide the best possible performance without exceeding 24 mA. Upon completion of the command, the card responds to the host with the range of values supported by the card. The minimum value is set in the Cylinder Low register, and the maximum value is set in the Cylinder Hi register. The default value, after a power on reset, is to operate at the highest performance and therefore the highest current mode. The card shall accept values outside this programmable range, but shall operate at either the lowest power or highest performance as appropriate. Features 66h and CCh can be used to enable and disable whether the Power On Reset (POR) Defaults shall be set when a soft reset occurs. The default setting is to revert to the POR defaults when a soft reset occurs. 6.23 Set max address (F9h) The Set max address command sets the max address of the drive. It is related to the Host protected Area feature set. Table 43 defines the Set max address command Byte sequence. Table 43: Read native max address Task File Register 7 6 5 4 3 2 1 COMMAND F8h DRIVE/HEAD nu LBA nu D Set max LBA (27:24) CYLINDER HI Set max LBA (23:16) CYLINDER LOW Set max LBA (15:8) SECTOR NUM Set max LBA (7:0) SECTOR COUNT nu FEATURES Feature The LBA bit shall be set to one to specify the address is an LBA. DEV shall specify the selected device. 0 VV Prerequisites DRDY set to one. A successful READ NATIVE MAX ADDRESS command shall immediately precede a SET MAX ADDRESS command. VV =Value volatile. If bit 0 is set to one, the device shall preserve the maximum values over power-up or hardware reset. If bit 0 is cleared to zero, the device shall revert to the most recent nonvolatile maximum address value setting over power-up or hardware reset. The set max address can be locked/unlocked and secured by password with following features: Table 44: Set max features Feature register Command 00h Obsolete 01h SET MAX SET PASSWORD 02h SET MAX LOCK 03h SET MAX UNLOCK 04h SET MAX FREEZE LOCK 05-FFh Reserved Typical use of the Set max address (F9h) and Read native max address (F8h) commands would be: On reset BIOS receives control after a system reset; 1. BIOS issues a READ NATIVE MAX ADDRESS command to find the max capacity of the device; 2. BIOS issues a SET MAX ADDRESS command to the values returned by READ NATIVE MAX ADDRESS; 3. BIOS reads configuration data from the highest area on the disk; 4. BIOS issues a READ NATIVE MAX ADDRESS command followed by a SET MAX ADDRESS command to reset the device to the size of the file system. Swissbit AG Industriestrasse 4-8 CH-9552 Bronschhofen Switzerland Swissbit reserves the right to change products or specifications without notice. www.swissbit.com industrial@swissbit.com Revision: 1.30 X-200m_data_sheet_SA-UxBR_Rev130.doc Page 30 of 48 On save to disk 1. BIOS receives control prior to shut down; 2. BIOS issues a READ NATIVE MAX ADDRESS command to find the max capacity of the device; 3. BIOS issues a volatile SET MAX ADDRESS command to the values returned by READ NATIVE MAX ADDRESS; 4. Memory is copied to the reserved area; 5. Shut down completes; 6. On power-on or hardware reset the device max address returns to the last non-volatile setting. These commands are intended for use only by system BIOS or other low-level boot time process. Using these commands outside BIOS controlled boot or shutdown may result in damage to file systems on the device. Devices should return command aborted if a subsequent non-volatile SET MAX ADDRESS command is received after a power-on or hardware reset. 6.24 Set Multiple Mode (C6h) This command enables the Drive to perform Read and Write Multiple operations and establishes the block count for these commands. The Sector Count Register is loaded with the number of sectors per block. Upon receipt of the command, the Drive sets BSY and checks the Sector Count Register. If the Sector Count Register contains a valid value and the block count is supported, the value is loaded for all subsequent Read Multiple and Write Multiple commands and execution is enabled. If a block count is not supported, an Aborted Command error is posted, and Read Multiple and Write Multiple commands are disabled. If the Sector Count Register contains `0' when the command is issued, Read and Write Multiple commands are disabled. At power on the default mode is Read and Write Multiple disabled, unless it is disabled by a Set Feature command. Table 45 defines the Set Multiple Mode command Byte sequence. Table 45: Set Multiple Mode Task File Register COMMAND DRIVE/HEAD CYLINDER HI CYLINDER LOW SECTOR NUM SECTOR COUNT FEATURES 7 6 5 4 3 2 1 0 C6h nu D nu nu nu nu Sector Count nu 6.25 Sleep (99h or E6) This command causes the Drive to set BSY, enter the Sleep mode (which corresponds to the ATA `Standby' Mode), clear BSY and return the interrupt immediately. Recovery from Sleep mode is accomplished by issuing another command. Table 46 defines the Standby command Byte sequence. Table 46: Sleep Task File Register COMMAND DRIVE/HEAD CYLINDER HI CYLINDER LOW SECTOR NUM SECTOR COUNT FEATURES Swissbit AG Industriestrasse 4-8 CH-9552 Bronschhofen Switzerland 7 6 5 nu 4 3 99h or E6h D nu nu nu nu nu 2 0 nu Swissbit reserves the right to change products or specifications without notice. www.swissbit.com industrial@swissbit.com 1 Revision: 1.30 X-200m_data_sheet_SA-UxBR_Rev130.doc Page 31 of 48 6.26 S.M.A.R.T. (B0h) The intent of self-monitoring, analysis, and reporting technology (the SMART feature set) is to protect user data and minimize the likelihood of unscheduled system downtime that may be caused by predictable degradation and/or fault of the device. By monitoring and storing critical performance and calibration parameters, SMART feature set devices attempt to predict the likelihood of near-term degradation or fault condition. Providing the host system the knowledge of a negative reliability condition allows the host system to warn the user of the impending risk of a data loss and advise the user of appropriate action. Support of this feature set is indicated in the IDENTIFY DEVICE data (Word 82 bit 0). Table 47: S.M.A.R.T. Features Task File Register COMMAND DRIVE/HEAD CYLINDER HI CYLINDER LOW SECTOR NUM SECTOR COUNT FEATURES 7 6 5 4 1 1 1 D 3 2 1 0 B0h nu C2h 4Fh nu XXh Feature Details of S.M.A.R.T. features are described in Section 7. 6.27 Standby (96h or E2) This command causes the Drive to set BSY, enter the Sleep mode (which corresponds to the ATA `Standby' Mode), clear BSY and return the interrupt immediately. Recovery from Sleep mode is accomplished by issuing another command. Table 48 defines the Standby command Byte sequence. Table 48: Standby Task File Register COMMAND DRIVE/HEAD CYLINDER HI CYLINDER LOW SECTOR NUM SECTOR COUNT FEATURES 7 6 5 nu 4 3 96h or E2h D nu nu nu nu nu 2 1 0 nu 6.28 Standby Immediate (94h or E0h) This command causes the Drive to set BSY, enter the Sleep mode (which corresponds to the ATA Standby Mode), clear BSY and return the interrupt immediately. Recovery from Sleep mode is accomplished by issuing another command. Table 49 defines the Standby Immediate Byte sequence. Table 49: Standby Immediate Task File Register COMMAND DRIVE/HEAD CYLINDER HI CYLINDER LOW SECTOR NUM SECTOR COUNT FEATURES Swissbit AG Industriestrasse 4-8 CH-9552 Bronschhofen Switzerland 7 6 5 nu 4 3 94h or E0h D nu nu nu nu nu 2 0 nu Swissbit reserves the right to change products or specifications without notice. www.swissbit.com industrial@swissbit.com 1 Revision: 1.30 X-200m_data_sheet_SA-UxBR_Rev130.doc Page 32 of 48 6.29 Translate Sector (87h) This command is effectively a NOP command and only implemented for backward compatibility. The Sector Count Register will always be returned with a `00h' indicating Translate Sector is not needed. Table 50 defines the Translate Sector command Byte sequence. Table 50: Translate Sector Task File Register COMMAND DRIVE/HEAD CYLINDER HI CYLINDER LOW SECTOR NUM SECTOR COUNT FEATURES 7 6 5 4 3 2 1 0 87h 1 LBA 1 D Head (LBA 27-24) Cylinder High (LBA23-16) Cylinder Low (LBA15-8) nu (LBA7-0) nu nu 6.30 Write Buffer (E8h) The Write Buffer command enables the host to overwrite contents of the Drive's sector buffer with any data pattern desired. This command has the same protocol as the Write Sector(s) command and transfers 512 Bytes. Table 51 defines the Write Buffer command Byte sequence. Table 51: Write Buffer Task File Register COMMAND DRIVE/HEAD CYLINDER HI CYLINDER LOW SECTOR NUM SECTOR COUNT FEATURES 7 6 5 4 3 2 1 0 E8h nu D nu nu nu nu nu nu 6.31 Write DMA (CAh) This command uses DMA mode to write from 1 to 256 sectors as specified in the Sector Count register. A sector count of 0 requests 256 sectors. The transfer begins at the sector specified in the Sector Number Register. When this command is issued the Drive sets BSY, puts all or part of the sector of data in the buffer. The Drive is then permitted, although not required, to set DRQ, clear BSY. The Drive asserts DMAREQ while data is available to be transferred. The host then writes the (512 * sector-count) bytes of data to the Drive using DMA. While DMAREQ is asserted by the Drive, the Host asserts -DMACK while it is ready to transfer data by DMA and asserts -IOWR once for each 16 bit word to be transferred from the Host. Interrupts are not generated on every sector, but upon completion of the transfer of the entire number of sectors to be transferred or upon the occurrence of an unrecoverable error. At command completion, the Command Block Registers contain the cylinder, head and sector number of the last sector written. If an error occurs, the write terminates at the sector where the error occurred. The Command Block Registers contain the cylinder, head, and sector number of the sector where the error occurred. The amount of data transferred is indeterminate. When a Write DMA command is received by the Drive and 8 bit transfer mode has been enabled by the Set Features command, the Drive shall return the Aborted error. Table 52: Write DMA Task File Register COMMAND DRIVE/HEAD CYLINDER HI CYLINDER LOW SECTOR NUM SECTOR COUNT FEATURES Swissbit AG Industriestrasse 4-8 CH-9552 Bronschhofen Switzerland 7 6 LBA 5 4 3 2 1 0 CAh D Head (LBA 27-24) Cylinder High (LBA23-16) Cylinder Low (LBA15-8) Sector number (LBA7-0) Sector Count nu Swissbit reserves the right to change products or specifications without notice. www.swissbit.com industrial@swissbit.com Revision: 1.30 X-200m_data_sheet_SA-UxBR_Rev130.doc Page 33 of 48 6.32 Write Multiple Command (C5h) This command is similar to the Write Sectors command. The Drive sets BSY within 400ns of accepting the command. Interrupts are not presented on each sector but on the transfer of a block which contains the number of sectors defined by Set Multiple. Command execution is identical to the Write Sectors operation except that the number of sectors defined by the Set Multiple command is transferred without intervening interrupts. DRQ qualification of the transfer is required only at the start of the data block, not on each sector. The block count of sectors to be transferred without intervening interrupts is programmed by the Set Multiple Mode command, which must be executed prior to the Write Multiple command. When the Write Multiple command is issued, the Sector Count Register contains the number of sectors (not the number of blocks or the block count) requested. If the number of requested sectors is not evenly divisible by the sector/block, as many full blocks as possible are transferred, followed by a final, partial block transfer. The partial block transfer is for n sectors, where: n = (sector count) module (block count). If the Write Multiple command is attempted before the Set Multiple Mode command has been executed or when Write Multiple commands are disabled, the Write Multiple operation will be rejected with an aborted command error. Errors encountered during Write Multiple commands are posted after the attempted writes of the block or partial block transferred. The Write command ends with the sector in error, even if it is in the middle of a block. Subsequent blocks are not transferred in the event of an error. Interrupts are generated when DRQ is set at the beginning of each block or partial block. The Command Block Registers contain the cylinder, head and sector number of the sector where the error occurred and the Sector Count Register contains the residual number of sectors that need to be transferred for successful completion of the command. For example, each block has 4 sectors, a request for 8 sectors is issued and an error occurs on the third sector. The Sector Count Register contains 6 and the address is that of the third sector. Note: The current revision of the Drive only supports a block count of 1 as indicated in the Identify Drive Command information. The Write Multiple command is provided for compatibility with future products which may support a larger block count. Table 53 defines the Write Multiple command Byte sequence. Table 53: Write Multiple Task File Register COMMAND DRIVE/HEAD CYLINDER HI CYLINDER LOW SECTOR NUM SECTOR COUNT FEATURES 7 6 5 4 3 2 1 0 C5h 1 LBA 1 D Head (LBA 27-24) Cylinder High (LBA23-16) Cylinder Low (LBA15-8) Sector number (LBA7-0) Sector Count nu 6.33 Write Multiple without Erase (CDh) This command is similar to the Write Multiple command with the exception that an implied erase before write operation is not performed. The sectors should be pre-erased with the Erase Sector(s) command before this command is issued. Table 54 defines the Write Multiple without Erase command Byte sequence. Table 54: Write Multiple without Erase Task File Register 7 COMMAND DRIVE/HEAD 1 CYLINDER HI CYLINDER LOW SECTOR NUM SECTOR COUNT FEATURES Swissbit AG Industriestrasse 4-8 CH-9552 Bronschhofen Switzerland 6 5 4 3 2 1 0 CDh LBA 1 D Head (LBA 27-24) Cylinder High (LBA23-16) Cylinder Low (LBA15-8) Sector number (LBA7-0) Sector Count nu Swissbit reserves the right to change products or specifications without notice. www.swissbit.com industrial@swissbit.com Revision: 1.30 X-200m_data_sheet_SA-UxBR_Rev130.doc Page 34 of 48 6.34 Write Sector(s) (30h) This command writes from 1 to 256 sectors as specified in the Sector Count Register. A sector count of zero requests 256 sectors. The transfer begins at the sector specified in the Sector Number Register. When this command is accepted, the Drive sets BSY, sets DRQ and clears BSY, then waits for the host to fill the sector buffer with the data to be written. No interrupt is generated to start the first host transfer operation. No data should be transferred by the host until BSY has been cleared by the host. For multiple sectors, after the first sector of data is in the buffer, BSY will be set and DRQ will be cleared. After the next buffer is ready for data, BSY is cleared, DRQ is set and an interrupt is generated. When the final sector of data is transferred, BSY is set and DRQ is cleared. It will remain in this state until the command is completed at which time BSY is cleared and an interrupt is generated. If an error occurs during a write of more than one sector, writing terminates at the sector where the error occurred. The Command Block Registers contain the cylinder, head and sector number of the sector where the error occurred. The host may then read the command block to determine what error has occurred, and on which sector. Table 55 defines the Write Sector(s) command Byte sequence. Table 55: Write Sector(s) Task File Register COMMAND DRIVE/HEAD CYLINDER HI CYLINDER LOW SECTOR NUM SECTOR COUNT FEATURES 7 6 5 1 LBA 1 4 3 2 1 0 30h D Head (LBA 27-24) Cylinder High (LBA23-16) Cylinder Low (LBA15-8) Sector number (LBA7-0) Sector Count nu 6.35 Write Sector(s) without Erase (38h) This command is similar to the Write Sector(s) command with the exception that an implied erase before write operation is not performed. This command has the same protocol as the Write Sector(s) command. The sectors should be pre-erased with the Erase Sector(s) command before this command is issued. If the sector is not preerased a normal write sector operation will occur. Table 56 defines the Write Sector(s) without Erase command Byte sequence. Table 56: Write Sector(s) without Erase Task File Register 7 COMMAND DRIVE/HEAD 1 CYLINDER HI CYLINDER LOW SECTOR NUM SECTOR COUNT FEATURES Swissbit AG Industriestrasse 4-8 CH-9552 Bronschhofen Switzerland 6 5 4 3 2 1 0 38h LBA 1 D Head (LBA 27-24) Cylinder High (LBA23-16) Cylinder Low (LBA15-8) Sector number (LBA7-0) Sector Count nu Swissbit reserves the right to change products or specifications without notice. www.swissbit.com industrial@swissbit.com Revision: 1.30 X-200m_data_sheet_SA-UxBR_Rev130.doc Page 35 of 48 7 S.M.A.R.T. Functionality The SSD supports the following SMART commands, determined by the Feature Register value. Table 57: S.M.A.R.T. Features Supported Feature Operation D0h SMART Read Data D1h SMART Read Attribute Thresholds D2h SMART Enable/Disable Autosave D3h SMART Save Attribute Values D4h SMART Execute OFF-LINE Immediate D8h SMART Enable Operations D9h SMART Disable Operations DAh SMART Return Status SMART commands with Feature Register values not mentioned in the above table are not supported, and will be aborted. 7.1 S.M.A.R.T. Enable / Disable operations This command enables / disables access to the SMART capabilities of the SSD. The state of SMART (enabled or disabled) is preserved across power cycles. Table 58: S.M.A.R.T. Enable / Disable operations (Feature D8h / D9h) Task File Register 7 6 5 4 3 COMMAND B0h DRIVE/HEAD 1 1 1 D CYLINDER HI C2h CYLINDER LOW 4Fh SECTOR NUM nu SECTOR COUNT nu FEATURES D8h / D9h 2 1 0 nu 7.2 S.M.A.R.T. Return Status This command checks the device reliability status. If the number of available spare blocks drops below an internal threshold, the device will set the Cylinder Low register to F4h and the Cylinder High register to 2Ch. If no threshold exceeded condition exists, the device will set the Cylinder Low register to 4Fh and the Cylinder High register to C2h. Table 59: S.M.A.R.T. return status (Feature DAh) Task File Register 7 6 COMMAND DRIVE/HEAD 1 1 CYLINDER HI CYLINDER LOW SECTOR NUM SECTOR COUNT FEATURES Swissbit AG Industriestrasse 4-8 CH-9552 Bronschhofen Switzerland 5 4 3 2 1 0 B0h 1 D nu C2h 4Fh nu nu DAh Swissbit reserves the right to change products or specifications without notice. www.swissbit.com industrial@swissbit.com Revision: 1.30 X-200m_data_sheet_SA-UxBR_Rev130.doc Page 36 of 48 7.3 S.M.A.R.T. Enable / Disable Attribute Autosave This command is effectively a no-operation as the data for the SMART functionality is always available and kept current in the SSD. Table 60: S.M.A.R.T. Enable / Disable Attribute Autosave (Feature D2h) Task File Register 7 6 5 4 3 2 COMMAND B0h DRIVE/HEAD 1 1 1 D CYLINDER HI C2h CYLINDER LOW 4Fh SECTOR NUM nu SECTOR COUNT F1h or 00h (enable or disable) FEATURES D2h 1 0 nu 7.4 S.M.A.R.T. Save Attribute Values This command causes the device to immediately save any updated attribute values to the device's non-volatile memory regardless of the state of the attribute autosave timer. Upon receipt of this command from the host, the device sets BSY, writes any updated attribute values to non-volatile memory, clears BSY, and asserts INTRQ. This command is effectively a no-operation command. Table 61: S.M.A.R.T. Save Attribute Values (Feature D3h) Task File Register 7 6 5 COMMAND DRIVE/HEAD 1 1 1 CYLINDER HI CYLINDER LOW SECTOR NUM SECTOR COUNT FEATURES 4 3 2 1 0 B0h D nu C2h 4Fh Nu nu D3h 7.5 S.M.A.R.T. Execute OFF-LINE Immediate This command is effectively a no-operation as the data for the SMART functionality is always available and kept current in the SSD. Table 62: S.M.A.R.T. Execute OFF-LINE Immediate (Feature D4h) Task File Register 7 6 5 4 3 2 COMMAND B0h DRIVE/HEAD 1 1 1 D CYLINDER HI C2h CYLINDER LOW 4Fh SECTOR NUM nu (Subcommand specific) SECTOR COUNT nu FEATURES D4h 1 0 1 0 nu 7.6 S.M.A.R.T. Read data This command returns one sector of SMART data. Table 63: S.M.A.R.T. read data (Feature D0h) Task File Register 7 6 COMMAND DRIVE/HEAD 1 1 CYLINDER HI CYLINDER LOW SECTOR NUM SECTOR COUNT FEATURES Swissbit AG Industriestrasse 4-8 CH-9552 Bronschhofen Switzerland 5 4 3 2 B0h 1 D nu C2h 4Fh nu nu D0h Swissbit reserves the right to change products or specifications without notice. www.swissbit.com industrial@swissbit.com Revision: 1.30 X-200m_data_sheet_SA-UxBR_Rev130.doc Page 37 of 48 The data structure returned is: Table 64: S.M.A.R.T. Data Structure Offset Typ. Value Description 0..1 0100h SMART structure version 2..361 30x12Bytes Attribute entries 1 to 30 (12 bytes each, little endian, see below) 362 31h Off-line data collection status (no off-line data collection) 363 00h Self-test execution status byte (self-test completed) 364..365 3200h Total time in seconds to complete off-line data collection 366 00h Vendor specific 367 00h Off-line data collection capability (no off-line data collection) 368..369 0200h SMART capabilities 370 00h Error logging capability (no error logging) 371 00h Vendor specific 372 01h Short self-test routine recommended polling time 373 01h Extended self-test routine recommended polling time 374 00h Conveyance self-test routine recommended polling time 375..385 00h Reserved 386..395 XXh Firmware Version/Date code (e.g. 2010-01-06) 396...397 00XXh* Initial invalid block (big endian) 398..399 00XXh* Run time invalid block (big endian) 400...406 SMI2242 Controller 407...415 00h Reserved 416 00h Non-Hybrid Mode 417 Reserved 418...419 00XXh* Number of spare blocks (big endian) 420...423 XXXXXXXXh* Average Erase Count (big endian) 424...425 XXXXh Current child pair (big endian) 426...431 00h Reserved 432...510 00h Vendor specific 511 XXh Data structure checksum * These fields changes during operation and give life time information. There are 12 attributes that are defined in the SSD. These return their data in the attribute section of the SMART data, using a 12 byte data field. Only the "Power_Cycle_Count"-Attribute counts the power-on cycles, all other attributes keep at 100% and raw value 0. The Threshold values can be read out with the separate command (see Table 67). Table ID 1 2 5 7 8 12 195 196 197 198 199 200 65: S.M.A.R.T. Attributes Description Raw_Read_Error_Rate Throughput_Performance Reallocated_Sector_Count Seek_Error_Rate Seek_Time_Performance Power_Cycle_Count Hardware_ECC_Recovered Reallocated_Event_Count Current_Pending_Sector Offline_Uncorrectable UDMA_CRC_Error_Count Multi_Zone_Error_Rate Swissbit AG Industriestrasse 4-8 CH-9552 Bronschhofen Switzerland Value 100 100 100 100 100 100 100 100 100 100 100 100 Worst 100 100 100 100 100 100 100 100 100 100 100 100 Swissbit reserves the right to change products or specifications without notice. www.swissbit.com industrial@swissbit.com Thresh 000 000 000 000 000 000 000 000 000 000 000 000 Raw Value 0 0 0 0 0 XXXXXXXX 0 0 0 0 0 0 Revision: 1.30 X-200m_data_sheet_SA-UxBR_Rev130.doc Page 38 of 48 7.6.1 Attribute Entries This table shows the structure of the S.M.A.R.T. attribute entries in the S.M.A.R.T. data structure. Table 66: Attribute Entry Offset Value 0 xxh 1..2 0000h 3 64h 4 5..8 9..11 64h Description Attribute ID - (see Table 65) Flags - Old age Attribute value. The value returned here is the minimum percentage of remaining value Worst value. The value returned here is the minimum percentage of remaining value xxxxxxxxh Raw value (little endian) Only Power cycle count has real values reserved 7.6.2 S.M.A.R.T. Read Attribute Thresholds This command returns one sector of SMART attribute thresholds. Table 67: S.M.A.R.T. read data thresholds (Feature D1h) Task File Register 7 6 5 COMMAND DRIVE/HEAD 1 1 1 CYLINDER HI CYLINDER LOW SECTOR NUM SECTOR COUNT FEATURES 4 3 2 1 0 B0h D nu C2h 4Fh nu nu D1h The data structure returned is: Table 68: S.M.A.R.T. Data Threshold Structure Offset Value Description 0..1 0100h SMART structure version 2..361 Attribute threshold entries 1 to 30 (12 bytes each) 362..379 00h Reserved 380..510 00h 511 Data structure checksum This table shows the structure of the S.M.A.R.T. attribute entries in the S.M.A.R.T. data structure. Table 69: Attribute Threshold Entry Offset Value Description 0 xxh Attribute ID - (see Table 65) 1 00h Attribute Threshold (always passing) 2..11 reserved Swissbit AG Industriestrasse 4-8 CH-9552 Bronschhofen Switzerland Swissbit reserves the right to change products or specifications without notice. www.swissbit.com industrial@swissbit.com Revision: 1.30 X-200m_data_sheet_SA-UxBR_Rev130.doc Page 39 of 48 8 Package mechanical Figure 1: mSATA SSD Drive Dimensions Figure 2: Connector specification Swissbit AG Industriestrasse 4-8 CH-9552 Bronschhofen Switzerland Swissbit reserves the right to change products or specifications without notice. www.swissbit.com industrial@swissbit.com Revision: 1.30 X-200m_data_sheet_SA-UxBR_Rev130.doc Page 40 of 48 Dimension symbol min length A 50.65 hole position A1 top keep out A2 3.2 bottom keep out A3 5.1 width D 29.70 total thickness E bottom components E1 top components E2 hole keep out x F1 5.65 hole keep out y F2 5.65 hole diameter G 2.5 PCB thickness H 0.9 side keep out J 0.5 connector length K 3.2 back keep out L 2.00 connector radius M notch length S1 3.9 notch keep out S2 4.2 notch keep out S3 4.0 notch width T 1.4 pad width V1 0.55 pad length V2 2.40 connector width W 25.55 pad edge distance Y number of contacts N *) thickness of the current product is 3.3mm, JEDEC specification allows up to 4.85mm Dimension notch to centerline notch to hole hole to hole pin15 to pin17 pin16 to pin18 notch to pin17 notch to pin18 pin1 to pin15 pin2 to pin16 pin17 to pin51 pin18 to pin52 pin to pin Swissbit AG Industriestrasse 4-8 CH-9552 Bronschhofen Switzerland symbol D1 D2 D3 nom 50.80 48.05 BASIC max 50.95 29.85 3.3*) 5.80 5.80 2.6 1.0 30.00 4.85*) 1.35 2.40 5.95 5.95 2.7 1.1 4.0 0.8 4.1 1.5 0.60 2.55 25.70 1.6 0.65 2.70 25.85 0.25 52 BASIC dimensions 3.85 8.25 24.20 4.00 D4 D5 D6 1.65 2.05 5.60 e1 13.60 e2 X 0.80 Swissbit reserves the right to change products or specifications without notice. www.swissbit.com industrial@swissbit.com Revision: 1.30 X-200m_data_sheet_SA-UxBR_Rev130.doc Page 41 of 48 Declaration of Conformity We Manufacturer: Swissbit AG Industriestrasse 4 CH-9552 Bronschhofen Switzerland declare under our sole responsibility that the product Product Type: Brand Name: Product Series: Part Number: Solid State Drive (SSD) SWISSMEMORYTM SSD X-200m SFSAxxxxUxxxxxx-x-xx-xxx-xxx to which this declaration relates is in conformity with the following directives: CENELEC EN 55022B :2000 + CISPR22B :2000 CENELEC EN 55024 :2001 + CISPR24 :2001 FCC47 Part 15 Subpart B 2002/96/EC Category 3 (WEEE) following the provisions of Directive Electromagnetic compatibility 2004/108/EC Restriction of the use of certain hazardous substances 2011/65/EU Swissbit AG, February 2013 Manuela Kogel Head of Quality Management Swissbit AG Industriestrasse 4-8 CH-9552 Bronschhofen Switzerland Swissbit reserves the right to change products or specifications without notice. www.swissbit.com industrial@swissbit.com Revision: 1.30 X-200m_data_sheet_SA-UxBR_Rev130.doc Page 42 of 48 9 RoHS and WEEE update from Swissbit Dear Valued Customer, We at Swissbit place great value on the environment and thus pay close attention to the diverse aspects of manufacturing environmentally and health friendly products. The European Parliament and the Council of the European Union have published two Directives defining a European standard for environmental protection. This states that Solid State Drives must comply with both Directives in order for them to be sold on the European market: RoHS - Restriction of Hazardous Substances WEEE - Waste Electrical and Electronic Equipment Swissbit would like to take this opportunity to inform our customers about the measures we have implemented to adapt all our products to the European norms. What is the WEEE Directive (2002/96/EC)? The Directive covers the following points: Prevention of WEEE Recovery, recycling and other measures leading to a minimization of wastage of electronic and electrical equipment Improvement in the quality of environmental performance of all operators involved in the EEE life cycle, as well as measures to incorporate those involved at the EEE waste disposal points What are the key elements? The WEEE Directive covers the following responsibilities on the part of producers: Producers must draft a disposal or recovery scheme to dispose of EEE correctly. Producers must be registered as producers in the country in which they distribute the goods. They must also supply and publish information about the EEE categories. Producers are obliged to finance the collection, treatment and disposal of WEEE. Inclusion of WEEE logos on devices In reference to the Directive, the WEEE logo must be printed directly on all devices that have sufficient space. In exceptional cases where this is necessary because of the size of the product, the symbol of the WEEE Directive shall be printed on the packaging, on the instructions of use and on the warranty (WEEE Directive 2002/96/EC) When does the WEEE Directive take effect? The Directive came into effect internationally on 13 August, 2005. What is RoHS (2002/95/EC)? The goals of the Directive are to: Place less of a burden on human health and to protect the environment by restricting the use of hazardous substances in new electrical and electronic devices To support the WEEE Directive (see above) RoHS enforces the restriction of the following 6 hazardous substances in electronic and electrical devices: Lead (Pb) - no more than 0.1% by weight in homogeneous materials Mercury (Hg) - no more than 0.1% by weight in homogeneous materials Cadmium (Cd) - no more than 0.01% by weight in homogeneous materials Chromium (Cr6+) - no more than 0.1% by weight in homogeneous materials PBB, PBDE - no more than 0.1% by weight in homogeneous materials Swissbit AG Industriestrasse 4-8 CH-9552 Bronschhofen Switzerland Swissbit reserves the right to change products or specifications without notice. www.swissbit.com industrial@swissbit.com Revision: 1.30 X-200m_data_sheet_SA-UxBR_Rev130.doc Page 43 of 48 Swissbit is obliged to minimize the hazardous substances in the products. According to part of the Directive, manufacturers are obliged to make a self-declaration for all devices with RoHS. Swissbit carried out intensive tests to comply with the self-declaration. We have also already taken steps to have the analyses of the individual components guaranteed by third-party companies. Swissbit carried out the following steps during the year with the goal of offering our customers products that are fully compliant with the RoHS Directive. Preparing all far-reaching directives, logistical enhancements and alternatives regarding the full understanding and introduction of the RoHS Directive's standards Checking the components and raw materials: o o Replacing non-RoHS-compliant components and raw materials in the supply chain Cooperating closely with suppliers regarding the certification of all components and raw materials used by Swissbit Modifying the manufacturing processes and procedures o Successfully adapting and optimizing the new management-free integration process in the supply chain o Updating existing production procedures and introducing the new procedures to support the integration process and the sorting of materials Carrying out the quality process o Performing detailed function and safety tests to ensure the continuous high quality of the Swissbit product line When does the RoHS Directive take effect? As of 1 July, 2006, only new electrical and electronic devices with approved quantities of RoHS will be put on the market. When will Swissbit be offering RoHS-approved products? Swissbit's RoHS-approved products are available now. Please contact your Swissbit contact person to find out more about exchanging your existing products for RoHS-compliant devices. For your attention We understand that packaging and accessories are not EEE material and are therefore not subject to the WEEE or RoHS Directives. Contact details: Swissbit AG Industriestrasse 4 CH-9552 Bronschhofen Tel: +41 71 913 03 03 - Fax: +41 71 913 03 15 E-mail: industrial@swissbit.com - Website: www.swissbit.com Swissbit AG Industriestrasse 4-8 CH-9552 Bronschhofen Switzerland Swissbit reserves the right to change products or specifications without notice. www.swissbit.com industrial@swissbit.com Revision: 1.30 X-200m_data_sheet_SA-UxBR_Rev130.doc Page 44 of 48 10 Part Number Decoder S F 1 2 SA 32GB 3 4 U 1 B R 4 TO 5 6 7 8 9 10 Manuf. Memory Type. Product Type Density Platform Product Generation Memory Organization - I 11 - N C 12 13 - 216 14 - STD 15 Option Configuration Manuf. Code: Flash Mode Manuf. Code: Flash Package Temp. Option Flash vendor Code Number of flash chips Technology 10.1 Manufacturer Swissbit code S Flash F SATA-Interface SA 10.2 Memory Type 10.3 Product Type 10.4 Density 1 GByte 2 GByte 4 GByte 8 GByte 16 GByte 32 GByte 64 GByte 1024 2048 4096 8192 16GB 32GB 64GB 10.5 Platform Mini-SATA SSD U 10.6 Product Generation 10.7 Memory Organization X8 B X-200x Series R 10.8 Technology 10.9 Number of Flash Chip 1 Flash 2 Flash 4 Flash 1 2 4 10.10 Flash Code Toshiba Samsung Micron Swissbit AG Industriestrasse 4-8 CH-9552 Bronschhofen Switzerland TO SA MT Swissbit reserves the right to change products or specifications without notice. www.swissbit.com industrial@swissbit.com Revision: 1.30 X-200m_data_sheet_SA-UxBR_Rev130.doc Page 45 of 48 10.11 Temp. Option Industrial Temp. Range -40C - 85C Standard Temp. Range 0C - 70C I C SLC MONO (single die package) SLC DDP (dual die package) SLC QDP (quad die package) SLC ODP (octal die package) M D Q N 10.12 DIE Classification 10.13 PIN Mode TSOP S T U Single nCE & R/nB Dual nCE & Dual R/nB Quad nCE & Quad R/nB LGA A B C 10.14 Drive configuration XYZ X Type Drive Mode Fix PIO yes DMA support yes X 2 Y Firmware Revision FW Revision Y First Second 1 2 Z max. transfer mode Max PIO Mode / CIS Z UDMA6 (MDMA2, PIO4) 6 10.15 Option Swissbit / Standard Swissbit AG Industriestrasse 4-8 CH-9552 Bronschhofen Switzerland STD Swissbit reserves the right to change products or specifications without notice. www.swissbit.com industrial@swissbit.com Revision: 1.30 X-200m_data_sheet_SA-UxBR_Rev130.doc Page 46 of 48 11 Swissbit mSATA SSD Marking specification 11.1 Top view Industrial Drive 11.1.1 Label content: o o o o o o o Part number Lot Code Type code Swissbit logo CE logo FCC logo WEEE logo Swissbit AG Industriestrasse 4-8 CH-9552 Bronschhofen Switzerland Swissbit reserves the right to change products or specifications without notice. www.swissbit.com industrial@swissbit.com Revision: 1.30 X-200m_data_sheet_SA-UxBR_Rev130.doc Page 47 of 48 12 Revision History Table 70: Document Revision History Date 09-May-2011 17-August-2011 01-September-2011 31-October-2011 11-December-2012 07-February-2013 Revision 0.91 1.00 1.01 1.10 1.20 1.30 Revision Details First preliminary release Small performance corrections total thickness of current device max. 3.3mm at page 41 DASP pin specified, 32GB speed New CE Declaration Added new material 64GB, new description MO-300 full size Disclaimer: No part of this document may be copied or reproduced in any form or by any means, or transferred to any third party, without the prior written consent of an authorized representative of Swissbit AG ("SWISSBIT"). The information in this document is subject to change without notice. SWISSBIT assumes no responsibility for any errors or omissions that may appear in this document, and disclaims responsibility for any consequences resulting from the use of the information set forth herein. SWISSBIT makes no commitments to update or to keep current information contained in this document. The products listed in this document are not suitable for use in applications such as, but not limited to, aircraft control systems, aerospace equipment, submarine cables, nuclear reactor control systems and life support systems. Moreover, SWISSBIT does not recommend or approve the use of any of its products in life support devices or systems or in any application where failure could result in injury or death. If a customer wishes to use SWISSBIT products in applications not intended by SWISSBIT, said customer must contact an authorized SWISSBIT representative to determine SWISSBIT willingness to support a given application. The information set forth in this document does not convey any license under the copyrights, patent rights, trademarks or other intellectual property rights claimed and owned by SWISSBIT. The information set forth in this document is considered to be "Proprietary" and "Confidential" property owned by SWISSBIT. ALL PRODUCTS SOLD BY SWISSBIT ARE COVERED BY THE PROVISIONS APPEARING IN SWISSBIT'S TERMS AND CONDITIONS OF SALE ONLY, INCLUDING THE LIMITATIONS OF LIABILITY, WARRANTY AND INFRINGEMENT PROVISIONS. SWISSBIT MAKES NO WARRANTIES OF ANY KIND, EXPRESS, STATUTORY, IMPLIED OR OTHERWISE, REGARDING INFORMATION SET FORTH HEREIN OR REGARDING THE FREEDOM OF THE DESCRIBED PRODUCTS FROM INTELLECTUAL PROPERTY INFRINGEMENT, AND EXPRESSLY DISCLAIMS ANY SUCH WARRANTIES INCLUDING WITHOUT LIMITATION ANY EXPRESS, STATUTORY OR IMPLIED WARRANTIES OF MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE. (c)2013 SWISSBIT AG All rights reserved. Swissbit AG Industriestrasse 4-8 CH-9552 Bronschhofen Switzerland Swissbit reserves the right to change products or specifications without notice. www.swissbit.com industrial@swissbit.com Revision: 1.30 X-200m_data_sheet_SA-UxBR_Rev130.doc Page 48 of 48 Mouser Electronics Authorized Distributor Click to View Pricing, Inventory, Delivery & Lifecycle Information: Swissbit: SFSA16GBU1BR4TO-I-QT-226-STD SFSA32GBU1BR4TO-I-NC-226-STD SFSA8192U1BR4TO-I-DT-226-STD SFSA8192U1BR4TO-C-DT-226-STD SFSA2048U1BR2TO-I-MS-226-STD SFSA16GBU1BR4TO-C-QT-226-STD SFSA4096U1BR4TO-I-MS-226-STD SFSA1024U1BR2TO-C-MS-226-STD SFSA32GBU1BR4TO-C-NC-226-STD SFSA2048U1BR2TO-C-MS-226-STD SFSA4096U1BR4TO-C-MS-226-STD SFSA4096U1BR4TO-I-MS-236-STD SFSA2048U1BR2TO-I-MS-236-STD SFSA64GBU1BR4MT-C-QT-236-STD SFSA16GBU1BR4TO-I-QT-236-STD SFSA1024U1BR2TO-C-MS-236-STD SFSA8192U1BR4TO-I-DT-236-STD SFSA16GBU1BR4TO-C-QT-236-STD SFSA32GBU1BR4TO-C-NC-236-STD SFSA4096U1BR4TO-C-MS-236-STD SFSA8192U1BR4TO-C-DT-236-STD SFSA2048U1BR2TO-C-MS-236-STD SFSA32GBU1BR4TO-I-NC-236-STD