1 Device Details
Radio
■
Common TX/RX terminal simplifies external
matching; eliminates external antenna switch
■
BIST minimises production test time
■
Bluetooth v2.1 + EDR specification compliant
Transmitter
■
8dBm RF transmit power with level control from on-
chip 6-bit DAC over a dynamic range >30dB
■
Class 2 and Class 3 support without the need for an
external power amplifier or TX/RX switch
Receiver
■
Receiver sensitivity of -90dBm
■
Integrated channel filters
■
Digital demodulator for improved sensitivity and co-
channel rejection
■
Real-time digitised RSSI available on HCI interface
■
Fast AGC for enhanced dynamic range
Synthesiser
■
Fully integrated synthesiser requires no external
VCO, varactor diode, resonator or loop filter
■
Compatible with crystals 16MHz to 26MHz or an
external clock 12MHz to 52MHz
■
Accepts 14.40, 15.36, 16.2, 16.8, 19.2, 19.44,
19.68, 19.8 and 38.4MHz TCXO frequencies for
GSM and CDMA devices with sinusoidal or logic
level signals
Baseband and Software
■
32Mbit of external Flash
■
48Kbyte of internal RAM, allows full-speed data
transfer, mixed voice/data and full piconet support
■
Logic for forward error correction, header error
control, access code correlation, CRC,
demodulation, encryption bit stream generation,
whitening and transmit pulse shaping
■
Transcoders for A-law, μ-law and linear voice from
host and A-law, μ-law and CVSD voice over air
Physical Interfaces
■
SPI with clock speeds up to 64MHz in Master
mode
(1)
and 32MHz in Slave mode
■
I
2
C master compatible interface
■
UART interface with programmable data rate up to
3Mbits/s with an optional bypass mode
■
Full speed USB v1.1 interface
■
Bi-directional serial programmable audio interface
supporting PCM, I
2
S and SPDIF formats
■
Two LED drivers with faders
Kalimba DSP
■
Very low power Kalimba DSP co-processor,
64MIPS, 24-bit fixed point core
■
SBC decode takes approximately 4mW power
consumption while streaming music
■
Single-cycle MAC; 24 x 24-bit multiply and 56-bit
accumulator
■
32-bit instruction word, dual 24-bit data memory
■
24-Kbyte (6-Kword) program RAM, 36-Kbyte + 48-
Kbyte (16-Kword + 12-Kword) data RAM
■
64-word x 32-bit program memory cache when
executing from Flash
Stereo Audio CODEC
■
16-bit internal stereo CODEC
■
Dual ADC and DAC for stereo audio
■
Integrated amplifiers for driving 16Ω speakers; no
need for external components
■
Support for single-ended speaker termination and
line output
■
Integrated low-noise microphone bias
■
ADC sample rates are 8, 11.025, 16, 22.05, 32 and
44.1kHz
■
DAC sample rates are 8, 11.025, 12, 16, 22.05, 24,
32, 44.1 and 48kHz
Auxiliary Features
■
User space on processor for customer applications
■
Crystal oscillator with built-in digital trimming
■
Power management includes digital shutdown and
wake-up commands with an integrated low-power
oscillator for ultra-low power Park/Sniff/Hold mode
■
Clock request output to control external clock
■
On-chip regulators: 1.5V output from 1.8V to 2.7V
input and 1.8V output from 2.7V to 4.5V input
■
On-chip high-efficiency switched-mode regulator;
1.8V output from 2.7V to 4.4V input
■
Power-on-reset cell detects low supply voltage
■
10-bit ADC and 8-bit DAC available to applications
■
On-chip charger for lithium ion/polymer batteries
Bluetooth Stack
CSR's Bluetooth Protocol Stack runs on the on-chip
MCU in a variety of configurations:
■
Standard HCI (UART or USB)
■
Audio CODEC and echo-noise suppression or
customer-specific algorithms running on the DSP
Package Option
■
TFBGA 169-ball, 8 x 8 x 1.2mm, 0.5mm pitch
(1)
Requires firmware support
Device Details
CS-116035-TOP2 Production Information
© Cambridge Silicon Radio Limited 2006 - 2008 Page 2 of 3
_äìÉ`çêÉRJjìäíáãÉÇá~=bñíÉêå~ä=E_`RTbSUT_F Product Technical Overview