dsPIC30F6011A/6012A/6013A/6014A
DS70143D-page 228 © 2008 Microchip Technology Inc.
Alignment .................................................................... 36
Alignment (Figure) ...................................................... 37
Effect of Invalid Memory Accesses (Table)................. 36
MCU and DSP (MAC Class) Instructions Example..... 36
Memory Map ............................................................... 33
Memory Map for dsPIC30F6011A/6013A ................... 34
Memory Map for dsPIC30F6012A/6014A ................... 35
Near Data Space ........................................................ 37
Software Stack............................................................ 37
Spaces ........................................................................ 33
Width........................................................................... 36
Data Converter Interface (DCI) Module ............................ 125
Data EEPROM Memory ...................................................... 65
Erasing........................................................................ 66
Erasing, Block ............................................................. 66
Erasing, Word ............................................................. 66
Protection Against Spurious Write .............................. 69
Reading....................................................................... 65
Write Verify ................................................................. 69
Writing......................................................................... 67
Writing, Block .............................................................. 68
Writing, Word .............................................................. 67
DC Characteristics ............................................................ 177
Brown-out Reset ............................................... 184, 185
I/O Pin Input Specifications....................................... 183
I/O Pin Output Specifications .................................... 183
Idle Current (IIDLE) .................................................... 180
Low-Voltage Detect................................................... 183
LVDL ......................................................................... 184
Operating Current (IDD)............................................. 179
Power-Down Current (IPD) ........................................ 181
Program and EEPROM............................................. 185
DCI Module
Bit Clock Generator................................................... 129
Buffer Alignment with Data Frames .......................... 131
Buffer Control............................................................ 125
Buffer Data Alignment............................................... 125
Buffer Length Control................................................ 131
COFS Pin.................................................................. 125
CSCK Pin.................................................................. 125
CSDI Pin ................................................................... 125
CSDO Mode Bit ........................................................ 132
CSDO Pin ................................................................. 125
Data Justification Control Bit..................................... 130
Device Frequencies for Common Codec CSCK Frequen-
cies (Table) ....................................................... 129
Digital Loopback Mode ............................................. 132
Enable....................................................................... 127
Frame Sync Generator ............................................. 127
Frame Sync Mode Control Bits ................................. 127
I/O Pins ..................................................................... 125
Interrupts................................................................... 132
Introduction ............................................................... 125
Master Frame Sync Operation.................................. 127
Operation .................................................................. 127
Operation During CPU Idle Mode ............................. 132
Operation During CPU Sleep Mode .......................... 132
Receive Slot Enable Bits........................................... 130
Receive Status Bits................................................... 131
Register Map............................................................. 134
Sample Clock Edge Control Bit................................. 130
Slave Frame Sync Operation.................................... 128
Slot Enable Bits Operation with Frame Sync ............ 130
Slot Status Bits.......................................................... 132
Synchronous Data Transfers .................................... 130
Timing Characteristics
AC-Link Mode................................................... 200
Multichannel, I2S Modes................................... 198
Timing Requirements
AC-Link Mode................................................... 200
Multichannel, I2S Modes................................... 199
Transmit Slot Enable Bits ......................................... 130
Transmit Status Bits.................................................. 131
Transmit/Receive Shift Register ............................... 125
Underflow Mode Control Bit...................................... 132
Word Size Selection Bits .......................................... 127
Development Support ....................................................... 173
Device Configuration
Register Map ............................................................ 163
Device Configuration Registers ........................................ 161
FBORPOR................................................................ 161
FBS........................................................................... 161
FGS .......................................................................... 161
FOSC........................................................................ 161
FSS........................................................................... 161
FWDT ....................................................................... 161
Device Overview 3, 11, 17, 27, 41, 47, 53, 59, 65, 71, 75, 81,
85, 89, 93, 97, 105, 113, 125, 135, 165
Disabling the UART .......................................................... 107
Divide Support .................................................................... 20
Instructions (Table)..................................................... 20
DSP Engine ........................................................................ 21
Multiplier ..................................................................... 23
Dual Output Compare Match Mode .................................... 90
Continuous Pulse Mode.............................................. 90
Single Pulse Mode...................................................... 90
E
Electrical Characteristics .................................................. 177
AC............................................................................. 186
DC ............................................................................ 177
Enabling and Setting Up UART
Setting Up Data, Parity and Stop Bit Selections....... 107
Enabling the UART ........................................................... 107
Equations
ADC Conversion Clock ............................................. 137
Baud Rate................................................................. 109
Bit Clock Frequency.................................................. 129
COFSG Period.......................................................... 127
Serial Clock Rate...................................................... 102
Time Quantum for Clock Generation ........................ 119
Errata .................................................................................... 9
External Clock Timing Characteristics
Type A, B and C Timer ............................................. 194
External Clock Timing Requirements ............................... 187
Type A Timer ............................................................ 194
Type B Timer ............................................................ 195
Type C Timer ............................................................ 195
External Interrupt Requests ................................................ 51
F
Fast Context Saving ........................................................... 51
Flash Program Memory ...................................................... 53
Control Registers........................................................ 54
NVMADR ............................................................ 54
NVMADRU ......................................................... 54
NVMCON............................................................ 54
NVMKEY ............................................................ 54
I
I/O Pin Specifications