PC8245 Integrated Processor Family Datasheet Features * 300 MHz - 333 MHz - 350 MHz - PC603e Processor Core Implementing the * * * * * * * * PowerPC(R) Architecture 32-bit PCI Interface Operating at up to 66 MHz Memory Controller Offering SDRAM Support up to 133 MHz Operation, Support up to 2 GB General Purpose I/O and ROM Interface Support Two Channel DMA Controller that Supports Chaining Messaging Unit with I2O Messaging Support Capability Industry-standard I2C Interface Programmable Interrupt Controller with Multiple Timers and Counters 16550-compatible DUART Description The PC8245 combines a PC603e core microprocessor with a PCI bridge. The PCI support on the PC8245 will allow system designers to rapidly design systems using peripherals already designed for PCI and the other standard interfaces. The PC8245 also integrates a high-performance memory controller which supports various types of ROM and SDRAM. The PC8245 is the second of a family of products that provides system-level support for industry standard interfaces with a PC603e processor core. This document describes pertinent electrical and physical characteristics of the PC8245. For functional characteristics of the processor, refer to the FreescaleTM's documentation "MPC8245 Integrated Processor User's Manual" (MPC8245UM/D). Screening/Quality/Packaging This product is manufactured in full compliance with: * * * * * Upscreening based upon e2v standards Military temperature range (Tc = -55C, Tc = +125C) Core power supply: 2.0 100 mV I/O power supply: 3.3V 0.3V 352 Tape Ball Grid Array (TBGA) Visit our website: www.e2v.com for the latest version of the datasheet e2v semiconductors SAS 2007 0887E-HIREL-11/07 PC8245 1. General Description 1.1 Block Diagram The PC8245 integrated processor is composed of a peripheral logic block and a 32-bit superscalar PowerPC 603e core, as shown in Figure 1-1. Figure 1-1. Block Diagram PC8245 Processor Core Block Additional features: * Prog I/O with Watchpoint * JTAG/COP Interface * Power Management Processor PLL (64-bit) Two-instruction fetch Branch Processing Unit (BPU) Instruction Unit (64-bit) Two-instruction dispatch System Register Unit (SRU) Integer Unit (IU) Floating Point Unit (FPU) Load/Store Unit (LSU) 64-bit Data MMU 16-Kbyte Data Cache Instruction MMU 16-Kbyte Instruction Cache Peripheral Logic Bus Peripheral Logic Block Address (32-bit) Message Unit (with I2O) DMA Controller I2C I2C Controller 5 IRQs/ 16 Serial Interrupts PIC Interrupt Controller /Timers Data (64-bit) Data Bus (32- or 64-bit) with 8-bit Parity or ECC Data Path ECC Controller Central Control Unit Memory Controller Memory/ROM/ PortX Address/Control SDRAM_SYNC_IN Performance Monitor SDRAM Clocks DLL Peripheral Logic PLL PCI_SYNC_IN Configuration Registers DUART Watchpoint Facility PCI Bus Interface Unit Address Translator 32-bit PCI Interface PCI Arbiter Five Request/Grant Pairs Fanout Buffers PCI Bus Clocks OSC_IN 2 0887E-HIREL-11/07 e2v semiconductors SAS 2007 PC8245 The peripheral logic integrates a PCI bridge, dual universal asynchronous receiver/transmitter (DUART), memory controller, DMA controller, PIC interrupt controller, a message unit (and I2O interface), and an I2C controller. The processor core is a full-featured, high-performance processor with floating-point support, memory management, a 16 Kbyte instruction cache, a 16 Kbyte data cache, and power management features. The integration reduces the overall packaging requirements and the number of discrete devices required for an embedded system. An internal peripheral logic bus interfaces the processor core to the peripheral logic. The core can operate at a variety of frequencies, allowing the designer to trade off performance for power consumption. The processor core is clocked from a separate PLL that is referenced to the peripheral logic PLL. This allows the microprocessor and the peripheral logic block to operate at different frequencies while maintaining a synchronous bus interface. The interface uses a 64- or 32-bit data bus (depending on memory data bus width) and a 32-bit address bus along with control signals that enable the interface between the processor and peripheral logic to be optimized for performance. PCI accesses to the PC8245 memory space are passed to the processor bus for snooping when snoop mode is enabled. The general-purpose processor core and peripheral logic serve a variety of embedded applications. The PC8245 can be used as either a PCI host or PCI agent controller. 1.2 General Parameters The following list summarizes the general parameters of the PC8245: Technology 0.25-m CMOS, five-layer metal Die size 49.2 mm2 Transistor count 4.5 million Logic design Fully-static Packages Surface-mount 352 tape ball grid array (TBGA) Core power supply 1.7V to 2.1V DC for 266 and 300 MHz with the condition that the usage is "nominal" 100 mV where "nominal" is 1.8/1.9/2.0 volts. 1.9V to 2.1V DC for 333 and 350 MHz with the condition that the usage is "nominal" 100 mV where "nominal" is 2.0/2.1 volts. See Table 1-3 on page 11 for details of recommended operating conditions) I/O power supply 3.0- to 3.6V DC 3 0887E-HIREL-11/07 e2v semiconductors SAS 2007 PC8245 1.3 Features Major features of the MPC8245 are as follows: * Processor core - High-performance, superscalar processor core - Integer unit (IU), floating-point unit (FPU) (software enabled or disabled), load/store unit (LSU), system register unit (SRU), and branch processing unit (BPU) - 16 Kbyte instruction cache - 16 Kbyte data cache - Lockable L1 caches - Entire cache or on a per-way basis up to three of four ways - Dynamic power management: 60x nap, doze, and sleep modes * Peripheral logic - Peripheral logic bus - Various operating frequencies and bus divider ratios - 32-bit address bus, 64-bit data bus - Full memory coherency - Decoupled address and data buses for pipelining of peripheral logic bus accesses - Store gathering on peripheral logic bus-to-PCI writes - Memory interface - Up to 2 Gbytes of SDRAM memory - High-bandwidth data bus (32- or 64-bit) to SDRAM - Programmable timing supporting SDRAM - One to eight banks of 16-, 64-, 128-, 256-, or 512-Mbit memory devices - Write buffering for PCI and processor accesses - Normal parity, read-modify-write (RMW), or ECC - Data-path buffering between memory interface and processor - Low-voltage TTL logic (LVTTL) interfaces - 272 Mbytes of base and extended ROM/Flash/PortX space - Base ROM space for 8-bit data path or same size as the SDRAM data path (32- or 64bit) - Extended ROM space for 8-, 16-, 32-bit gathering data path, 32- or 64-bit (wide) data path - PortX: 8-, 16-, 32-, or 64-bit general-purpose I/O port using ROM controller interface with programmable address strobe timing, data ready input signal (DRDY), and 4 chip selects - 32-bit PCI interface - Operates up to 66 MHz - PCI 2.2-compatible - PCI 5.0V tolerance - Dual address cycle (DAC) for 64-bit PCI addressing (master only) - Accesses to PCI memory, I/O, and configuration spaces - Selectable big- or little-endian operation 4 0887E-HIREL-11/07 e2v semiconductors SAS 2007 PC8245 - Store gathering of processor-to-PCI write and PCI-to-memory write accesses - Memory prefetching of PCI read accesses - Selectable hardware-enforced coherency - PCI bus arbitration unit (five request/grant pairs) - PCI agent mode capability - Address translation with two inbound and outbound units (ATU) - Internal configuration registers accessible from PCI - Two-channel integrated DMA controller (writes to ROM/PortX not supported) - Direct mode or chaining mode (automatic linking of DMA transfers) - Scatter gathering - Read or write discontinuous memory - 64-byte transfer queue per channel - Interrupt on completed segment, chain, and error - Local-to-local memory - PCI-to-PCI memory - Local-to-PCI memory - PCI memory-to-local memory - Message unit - Two doorbell registers - Two inbound and two outbound messaging registers - I2O message interface 2 - I C controller with full master/slave support that accepts broadcast messages - Programmable interrupt controller (PIC) - Five hardware interrupts (IRQs) or 16 serial interrupts - Four programmable timers with cascade - Two (dual) universal asynchronous receiver/transmitters (UARTs) - Integrated PCI bus and SDRAM clock generation - Programmable PCI bus and memory interface output drivers * System-level performance monitor facility * Debug features - Memory attribute and PCI attribute signals - Debug address signals - MIV signal - Marks valid address and data bus cycles on the memory bus - Programmable input and output signals with watchpoint capability - Error injection/capture on data path - IEEE(R) Std 1149.1 (JTAG)/test interface 5 0887E-HIREL-11/07 e2v semiconductors SAS 2007 PC8245 1.4 Pinout Listing Table 1-1 provides the pinout listing for the PC8245, 352 TBGA package. Table 1-1. PC8245 Pinout Listing Name Pin Number Type Power Supply Output Driver Type Notes PCI Interface Signals C/BE[3:0] P25 K23 F23 A25 I/O OVDD DRV_PCI (6)(15) DEVSEL H26 I/O OVDD DRV_PCI (8)(15) FRAME J24 I/O OVDD DRV_PCI (8)(15) IRDY K25 I/O OVDD DRV_PCI (8)(15) LOCK J26 Input OVDD - (8) AD[31:0] V25 U25 U26 U24 U23 T25 T26 R25 R26 N26 N25 N23 M26 M25 L25 L26 F24 E26 E25 E23 D26 D25 C26 A26 B26 A24 B24 D19 B23 B22 D22 C222 I/O OVDD DRV_PCI (6)(15) PAR G25 I/O OVDD DRV_PCI (15) GNT[3:0] W25 W24 W23 V26 Output OVDD DRV_PCI (6)(15) GNT4/DA5 W26 Output OVDD DRV_PCI (7)(14)(15) REQ[3:0] Y25 AA26 AA25 AB26 Input OVDD - (6)(12) REQ4/DA4 Y26 I/O OVDD - (12)(14) PERR G26 I/O OVDD DRV_PCI (8)(15)(18) SERR F26 I/O OVDD DRV_PCI (8)(15)(16) STOP H25 I/O OVDD DRV_PCI (8)(15) TRDY K26 I/O OVDD DRV_PCI (8)(15) INTA AC26 Output OVDD DRV_PCI (10)(15)(16) IDSEL P26 Input OVDD - MDL[0:31] AD17 AE17 AE15 AF15 AC14 AE13 AF13 AF12 AF11 AF10 AF9 AD8 AF8 AF7 AF6 AE5 B1 A1 A3 A4 A5 A6 A7 D7 A8 B8 A10 D10 A12 B11 B12 A14 I/O GVDD DRV_STD_MEM (5)(6) MDH[0:31] AC17 AF16 AE16 AE14 AF14 AC13 AE12 AE11 AE10 AE9 AE8 AC7 AE7 AE6 AF5 AC5 E4 A2 B3 D4 B4 B5 D6 C6 B7 C9 A9 B10 A11 A13 B13 A15 I/O GVDD DRV_STD_MEM (6) DQM[0:7] AB1 AB2 K3 K2 AC1 AC2 K1 J1 Output GVDD DRV_MEM_CTRL (6) CS[0:7] Y4 AA3 AA4 AC4 M2 L2 M1 L1 Output GVDD DRV_MEM_CTRL (6) FOE H1 I/O GVDD DRV_MEM_CTRL (3)(4) RCS0 N4 Output GVDD DRV_MEM_CTRL (3)(4) Memory Interface Signals 6 0887E-HIREL-11/07 e2v semiconductors SAS 2007 PC8245 Table 1-1. PC8245 Pinout Listing (Continued) Type Power Supply Output Driver Type Output GVDD DRV_MEM_CTRL AF20 I/O OVDD 6 (10)(14) RCS3/TRIG_OUT AC18 Output GVDD DRV_MEM_CTRL (14) SDMA[1:0] W1 W2 I/O GVDD DRV_MEM_CTRL (3)(4)(6) SDMA[11:2] N1 R1 R2 T1 T2 U4 U2 U1 V1 V3 Output GVDD DRV_MEM_CTRL (6) DRDY B20 Input OVDD - (9)(10) SDMA12/SRESET B16 I/O GVDD DRV_MEM_CTRL (10)(14) SDMA13/TBEN B14 I/O GVDD DRV_MEM_CTRL (10)(14) SDMA14/CHKSTOP_IN D14 I/O GVDD DRV_MEM_CTRL (10)(14) SDBA1 P1 Output GVDD DRV_MEM_CTRL SDBA0 P2 Output GVDD DRV_MEM_CTRL PAR[0:7] AF3 AE3 G4 E2 AE4 AF4 D2 C2 I/O GVDD DRV_STD_MEM (6) SDRAS AD1 Output GVDD DRV_MEM_CTRL (3) SDCAS AD2 Output GVDD DRV_MEM_CTRL (3) CKE H2 Output GVDD DRV_MEM_CTRL (3)(4) WE AA1 Output GVDD DRV_MEM_CTRL AS Y1 Output GVDD DRV_MEM_CTRL IRQ0/S_INT C19 Input OVDD - IRQ1/S_CLK B21 I/O OVDD DRV_PCI IRQ2/S_RST AC22 I/O OVDD DRV_PCI IRQ_3/S_FRAME AE24 I/O OVDD DRV_PCI IRQ_4/ L_INT A23 I/O OVDD DRV_PCI SDA AE20 I/O OVDD DRV_STD_MEM (10)(16) SCL AF21 I/O OVDD DRV_STD_MEM (10)(16) SOUT1/PCI_CLK0 AC25 Output GVDD DRV_MEM_CLK (13)(14) SIN1/PCI_CLK1 AB25 I/O GVDD DRV_MEM_CLK (13)(14)(26) SOUT2/RTS1/PCI_CLK2 AE26 Output GVDD DRV_MEM_CLK (13)(14) SIN2/CTS1/PCI_CLK3 AF25 I GVDD DRV_MEM_CLK (13)(14)(26) PCI_CLK0/SOUT1 AC25 Output GVDD DRV_PCI_CLK (13)(14) PCI_CLK1/SIN1 AB25 Output GVDD DRV_PCI_CLK (13)(14)(26) PCI_CLK2/RTS1/SOUT2 AE26 Output GVDD DRV_PCI_CLK (13)(14) Name Pin Number RCS1 N2 RCS2/TRIG_IN Notes (3)(4) PIC Control Signals 2 I C Control Signals DUART Control Signals Clock Out Signals 7 0887E-HIREL-11/07 e2v semiconductors SAS 2007 PC8245 Table 1-1. PC8245 Pinout Listing (Continued) Type Power Supply Output Driver Type Notes AF25 Output GVDD DRV_PCI_CLK (13)(14)(26) PCI_CLK4/DA3 AF26 Output GVDD DRV_PCI_CLK (13)(14) PCI_SYNC_OUT AD25 Output GVDD DRV_PCI_CLK PCI_SYNC_IN AB23 Input GVDD - SDRAM_CLK [0:3] D1 G1 G2 E1 Output GVDD DRV_MEM_CTRL or DRV_MEM_CLK (6)(21) SDRAM_SYNC_OUT C1 Output GVDD DRV_MEM_CTRL or DRV_MEM_CLK (21) SDRAM_SYNC_IN H3 Input GVDD - CKO/DA1 B15 Output OVDD DRV_STD_MEM (14) OSC_IN AD21 Input OVDD - (19) HRST_CTRL A20 Input OVDD - (27) HRST_CPU A19 Input OVDD - (27) MCP A17 Output OVDD DRV_STD_MEM (3)(4)(17) NMI D16 Input OVDD - SMI A18 Input OVDD - (10) SRESET/SDMA12 B16 I/O GVDD DRV_MEM_CTRL (10)(14) TBEN/SDMA13 B14 I/O GVDD DRV_MEM_CTRL (10)(14) QACK/DA0 F2 Output OVDD DRV_STD_MEM (4)(14)(25) CHKSTOP_IN/SDMA14 D14 I/O GVDD DRV_MEM_CTRL (10)(14) TRIG_IN/RCS2 AF20 I/O OVDD - (10)(14) TRIG_OUT/RCS3 AC18 Output GVDD DRV_MEM_CTRL (14) MAA[0:2] AF2 AF1 AE1 Output GVDD DRV_STD_MEM (3)(4)(6) MIV A16 Output OVDD - (24) PMAA[0:1] AD18 AF18 Output OVDD DRV_STD_MEM (3)(4)(6)(15) PMAA[2] AE19 Output OVDD DRV_STD_MEM (4)(6)(15) I/O OVDD DRV_STD_MEM (6)(14)(20) Name Pin Number PCI_CLK3/CTS1/SIN2 Miscellaneous Signals Test/Configuration Signals PLL_CFG[0:4]/DA[10:6] A22 B19 A21 B18 B17 TEST0 AD22 Input OVDD - (1)(9) RTC Y2 Input GVDD - (11) TCK AF22 Input OVDD - (9)(12) TDI AF23 Input OVDD - (9)(12) TDO AC21 Output OVDD - (24) TMS AE22 Input OVDD - (9)(12) 8 0887E-HIREL-11/07 e2v semiconductors SAS 2007 PC8245 Table 1-1. PC8245 Pinout Listing (Continued) Name Pin Number Type Power Supply Output Driver Type Notes TRST AE23 Input OVDD - (9)(12) GND AA2 AA23 AC12 AC15 AC24 AC3AC6 AC9 AD11 AD14 AD16 AD19AD23 AD4 AE18 AE2 AE21 AE25B2 B25 B6 B9 C11 C13 C16 C23C4 C8 D12 D15 D18 D21 D24 D3F25 F4 H24 J25 J4 L24 L3 M23 M4 N24 P3 R23 R4 T24 T3 V2 V23 W3 Ground - - LVDD AC20 AC23 D20 D23 G23 P23 Y23 Reference voltage 3.3V, 5.0V LVDD - GVDD AB3 AB4 AC10 AC11 AC8 AD10 AD13 AD15 AD3 AD5 AD7 C10 C12 C3 C5 C7 D13 D5 D9 E3 G3 H4 K4 L4 N3 P4 R3 U3 V4 Y3 Power for Memory Drivers 3.3V GVDD - OVDD AB24 AD20 AD24 C14 C20 C24 E24 G24 J23 K24 M24 P24 T23 Y24 PCI/Stnd 3.3V OVDD - VDD AA24 AC16 AC19 AD12 AD6 AD9 C15 C18 C21 D11 D8 F3 H23 J3 L23 M3 R24 T4 V24 W4 Power for Core 1.8/2.0V VDD - (22) No Connect D17 - - - (23) AVDD C17 Power for PLL (CPU Core Logic) 1.8/2.0V AVDD - (22) AVDD2 AF24 Power for PLL (Peripheral Logic) 1.8/2.0V AVDD2 - (22) Power and Ground Signals Debug/Manufacturing Pins DA0/QACK F2 Output OVDD DRV_STD_MEM (4)(10)(25) DA1/CKO B15 Output OVDD DRV_STD_MEM (14) DA2 C25 Output OVDD DRV_PCI (2) DA3/PCI_CLK4 AF26 Output GVDD DRV_PCI_CLK (14) DA4/REQ4 Y26 I/O OVDD - (12)(14) DA5/GNT4 W26 Output OVDD DRV_PCI (7)(14)(15) DA[10:6]/PLL_CFG[0:4] A22 B19 A21 B18 B17 I/O OVDD DRV_STD_MEM (6)(14)(20) DA[11] AD26 Output OVDD DRV_PCI (2) DA[12:13] AF17 AF19 Output OVDD DRV_STD_MEM (2)(6) DA[14:15] F1 J2 Output GVDD DRV_MEM_CTRL (2)(6) 9 0887E-HIREL-11/07 e2v semiconductors SAS 2007 PC8245 Notes: 1. Place a pull-up resistor of 120 or less on the TEST0 pin. 2. Treat these pins as no connects (NC) unless debug address functionality is used. 3. This pin has an internal pull-up resistor that is enabled only in the reset state. The value of the internal pull-up resistor is not guaranteed but is sufficient to ensure that a logic 1 is read into configuration bits during reset if the signal is left unterminated. 4. This pin is a reset configuration pin. 5. DL[0] is a reset configuration pin with an internal pull-up resistor that is enabled only in the reset state. The value of the internal pull-up resistor is not guaranteed but is sufficient to ensure that a logic 1 is read into configuration bits during reset. 6. Multi-pin signals such as AD[31:0] and MDL[0:31] have their physical package pin numbers listed in an order corresponding to the signal names. Example: AD0 is on pin C22, AD1 is on pin D22, ..., AD31 is on pin V25. 7. GNT4 is a reset configuration pin with an internal pull-up resistor that is enabled only in the reset state. 8. A weak pull-up resistor (2-10 k) should be placed on this PCI control pin to LVDD. 9. VIH and VIL for these signals are the same as the PCI VIH and VIL entries in Table 2-1 on page 24. 10. A weak pull-up resistor (2-10 k) should be placed on this pin to OVDD. 11. A weak pull-up resistor (2-10 k) should be placed on this pin to GVDD. 12. This pin has an internal pull-up resistor that is enabled at all times. The value of the internal pull-up resistor is not guaranteed but is sufficient to prevent unused inputs from floating. 13. An external PCI clocking source or fan-out buffer may be required for the PC8245 DUART functionality since PCI_CLK[0:3] are not available in DUART mode. Only PCI_CLK4 is available in DUART mode. 14. This pin is a multiplexed signal and appears more than once in this table. 15. This pin is affected by the programmable PCI_HOLD_DEL parameter. 16. This pin is an open-drain signal. 17. This pin can be programmed as driven (default) or as open-drain (in MIOCR 1). 18. This pin is a sustained three-state pin as defined by the PCI Local Bus Specification 19. OSC_IN uses the 3.3V PCI interface driver, which is 5V tolerant. See Table 1-3 on page 11 for details. 20. PLL_CFG signals must be driven on reset and must be held for at least 25 clock cycles after the negation of HRST_CTRL and HRST_CPU in order to be latched. 21. SDRAM_CLK[0:3] and SDRAM_SYNC_OUT signals use DRV_MEM_CTRL for chip Rev 1.1 (A). These signals use DRV_MEM_CLK for chip Rev 1.2 (B).. 22. The 266- and 300-MHz part offerings can run at a source voltage of 1.8 100 mV or 2.0 100 mV. Source voltage should be 2.0 100 mV for 333- and 350-MHz parts. 23. This pin is LAVDD on the PC8240. It is an NC on the PC8245, which should not pose a problem when an PC8240 is replaced with an PC8245. 24. The driver capability of this pin is hardwired to 40 Y and cannot be changed. 25. A weak pull-up resistor (2-10 k) should be placed on this pin to OVDD so that a 1 can be detected at reset if an external memory clock is not used and PLL[0:4] does not select a half-clock frequency ratio. 26. Typically, the serial port has sufficient drivers in the RS232 transceiver to drive the CTS pin actively as an input. No pullups are needed in this case. 27. HRST_CPU/HRST_CTRL must transition from a logic 0 to a logic 1 in less than one SDRAM_SYNC_IN clock cycle for the device to be in the nonreset state 10 0887E-HIREL-11/07 e2v semiconductors SAS 2007 PC8245 1.5 Electrical and Thermal Characteristics This section provides the AC and DC electrical specifications and thermal characteristics for the PC8245. 1.5.1 1.6 DC Electrical Characteristics This section covers ratings, conditions, and other DC electrical characteristics. Absolute Maximum Ratings The tables in this section describe the PC8245 DC electrical characteristics. Table 1-2 provides the absolute maximum ratings. Table 1-2. Absolute Maximum Ratings Symbol Characteristic(1) VDD Range Unit Supply Voltage - CPU Core and Peripheral Logic -0.3 to 2.25 V GVDD Supply Voltage - Memory Bus Drivers -0.3 to 3.6 V OVDD Supply Voltage - PCI and Standard I/O Buffers -0.3 to 3.6 V AVDD/AVDD2 Supply Voltage - PLLs -0.3 to 2.25 V LVDD Supply Voltage - PCI Reference -0.3 to 5.4 V VIN Input Voltage(2) -0.3 to 3.6 V TJ Operatinal die-junction temperature range 0 to 105 C TSTG Storage Temperature Range -55 to 150 C Notes: 1. Functional and tested operating conditions are given in Table 1-3. Absolute maximum ratings are stress ratings only, and functional operation at the maximums is not guaranteed. Stress beyond those listed may affect device reliability or cause permanent damage to the device. 2. PCI inputs with LVDD = 5V 5% V DC may be correspondingly stressed at voltages exceeding LVDD + 0.5V DC. 1.7 Recommended Operating Conditions Table 1-3. Recommended Operating Conditions(1) Symbol Characteristic Recommended Value Unit Notes Supply Voltage 1.7 - 2.1 2.0 100 mV V V (4)(7) VDD OVDD I/O Buffer supply for PCI and Standard 3.3 0.3 V (7) GVDD Supply Voltages for Memory Bus Drivers 3.3 5% V (9) AVDD CPU PLL Supply Voltage 2.0 100 mV V (4)(7)(12) AVDD2 PLL Supply Voltage - Peripheral Logic 1.9/2.0 100 mV V (4)(7)(12) 5.0 5% V (2)(10)(11) LVDD PCI Reference 3.3 0.3 V (3)(10)(11) 0 to 3.6 or 5.75 V (2)(3) VIN Input Voltage 0 to 3.6 V (6) TJ Die-junction temperature -55 to 125 C PCI Inputs All Other Inputs (5)(7) 11 0887E-HIREL-11/07 e2v semiconductors SAS 2007 PC8245 Notes: 1. These are the recommended and tested operating conditions. Proper device operation outside of these conditions is not guaranteed. 2. PCI pins are designed to withstand LVDD + 5% V DC when LVDD is connected to a 5.0V DC power supply. 3. PCI pins are designed to withstand LVDD + 0.5V DC when LVDD is connected to a 3.3V DC power supply. 4. The voltage supply value of 1.8/1.9/2.0 V 100 mV applies to parts marked as having a maximum CPU speed of 266 and 300 MHz. See Table 2-3 on page 25. For each chosen nominal value (1.8/1.9/2.0 V) the supply voltage should not exceed 100 mV of the nominal value. 5. The voltage supply value of 2.0V 100 mV applies to parts marked as having a maximum CPU speed of 333 and 350 MHz. See Table 2-3 on page 25. Cautions: 6. Input voltage (VIN) must not be greater than the supply voltage (VDD/AVDD/AVDDVDD2) by more than 2.5V at all times, including during power-on reset. Input voltage (VIN) must not be greater than GVDD/OVDD by more than 0.6V at all times, including during power-on reset. 7. OVDD must not exceed VDD/AVDD/AVDD2 by more than 1.8V at any time, including during power-on reset. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences. 8. VDD/AVDD/AVDD2 must not exceed OVDD by more than 0.6V at any time, including during power-on reset. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences. 9. GVDD must not exceed VDD/AVDD/AVDD2 by more than 1.8V at any time, including during power-on reset. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences. 10. LVDD must not exceed VDD/AVDD/AVDD2 by more than 5.4V at any time, including during power-on reset. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences. 11. LVDD must not exceed OVDD by more than 3.0V at any time, including during power-on reset. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences. 12. This voltage is the input to the filter discussed in Section 3.4.1 "PLL Power Supply Filtering" on page 49 and not necessarily the voltage at the AVDD pin, which may be reduced from VDD by the filter. 12 0887E-HIREL-11/07 e2v semiconductors SAS 2007 PC8245 Figure 1-2 shows supply voltage sequencing and separation cautions. DC Power Supply Voltage Figure 1-2. Supply Voltage Sequencing and Separation Cautions LVdd at 5V 5V See Note (1) 10 9 10 3.3V GVdd_OVdd/(LVdd at 3.3V ----) 9 2.0V 7 6.8 Vdd/AVdd/AVdd2 Vdd Stable 100 s PLL Relock Time (3) 0 Voltage Regulator Delay (2) Power Supply Ramp Up (2) HRST_CPU & HRST_CTRL asserted 255 external memory Clock cycles (3) Time Reset Configuration Pins 9 external memory clock cycles setup time (4) HRST_CPU, HRST_CTRL Notes: VM = 1.4V Maximum rise time must be less than one external memory clock cycle (5) 1. Numbers associated with waveform separations correspond to caution numbers listed in Table 1-3 on page 11. 2. See the Cautions section of Table 1-3 on page 11 for details on this topic. 3. See Table 2-4 on page 26 for details on PLL relock and reset signal assertion timing requirements. 4. Refer to Table 2-6 on page 32 for additional information on reset configuration pin setup timing requirements. 5. HRST_CPU/HRST_CTRL must transition from a logic 0 to a logic 1 in less than one SDRAM_SYNC_IN clock cycle for the device to be in the nonreset state. 6. PLL_CFG signals must be driven on reset and must be held for at least 25 clock cycles after the negation of HRST_CTRL and HRST_CPU in order to be latched. 13 0887E-HIREL-11/07 e2v semiconductors SAS 2007 PC8245 Figure 1-3 shows the undershoot and overshoot voltage of the memory interface. Figure 1-3. Overshoot/Undershoot Voltage 4V GVdd_OVvdd + 5% GVdd_OVdd VIH VIL GND/GNDRING GND/GNDRING - 0.3V Not to exceed 10% of tSDRAM_CLK GND/GNDRING Q - 1.0V Figure 1-4 and Figure 1-5 on page 15 show the undershoot and overshoot voltage of the PCI interface for the 3.3- and 5V signals, respectively. Figure 1-4. Maximum AC Waveforms for 3.3V Signaling 11 ns (Min) +7.1V Overvoltage Waveform 7.1V p-to-p (Min) 4 ns (Max) 0V 4 ns (Max) 62.5 ns +3.6V Undervoltage Waveform 7.1V p-to-p (Min) -3.5V 14 0887E-HIREL-11/07 e2v semiconductors SAS 2007 PC8245 Figure 1-5. Maximum AC Waveforms for 5V Signaling 11 ns (Min) +11V 11 V p-to-p (Min) Overvoltage Waveform 4 ns (Max) 0V 4 ns (Max) 62.5 ns +5.25V Undervoltage Waveform 10.75 V p-to-p (Min) - -5.5V 1.8 Thermal Characteristics Table 1-4 provides the package thermal characteristics for the PC8245. For details, see Section "Thermal Management Information" on page 16. Table 1-4. Thermal Characterization Symbol Characteristic Value Unit Notes RJA Junction-to-ambient natural convection (Single-layer board - 1s) 16.1 C/W (1)(2) RJMA Junction-to-ambient natural convection (Four-layer board - 2s2p) 12.0 C/W (1)(3) RJMA Junction-to-ambient (at 200 ft/min) (Single-layer board - 1s) 11.6 C/W (1)(3) RJMA Junction-to-ambient (at 200 ft/min)(Four layer board - 2s2p) 9.0 C/W (1)(3) RJB Junction-to-Board 4.8 C/W (4) RJC Junction-to-Case 1.8 C/W (5) JT Junction-to-package top (natural convection) 1.0 C/W (6) Notes: 1. Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, airflow, power dissipation of other components on the board, and board thermal resistance. 2. Per SEMI G38-87 and JEDEC JESD51-2 with the single-layer board horizontal. 3. Per JEDEC JESD51-6 with the board horizontal. 4. Thermal resistance between the die and the printed-circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package. 5. Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1) with the cold plate used for case temperature. 6. Thermal characterization parameter indicating the temperature difference between the package top and the junction temperature per JEDEC JESD51-2. When Greek letters are not available, the thermal characterization parameter is written as Psi-JT. 15 0887E-HIREL-11/07 e2v semiconductors SAS 2007 PC8245 1.8.1 Thermal Management Information This section provides thermal management information for the tape ball grid array (TBGA) package for air-cooled applications. Depending on the application environment and the operating frequency, heat sinks may be required to maintain junction temperature within specifications. Proper thermal control design primarily depends on the system-level design: the heat sink, airflow, and thermal interface material. To reduce the die-junction temperature, heat sinks can be attached to the package by several methods: adhesive, spring clip to holes in the printed-circuit board or package, or mounting clip and screw assembly. Figure 1-6 displays a package-exploded cross-sectional view of a TBGA package with several heat sink options. Figure 1-6. Package-Exploded Cross-Sectional View with Several Heat Sink Options Heat Sink TBGA Package Heat Sink Clip Adhesive or Thermal Interface Material Die Printed-Circuit Board Option Figure 1-7 depicts the die junction-to-ambient thermal resistance for four typical cases: * A heat sink is not attached to the TBGA package, and there exists high board-level thermal loading from adjacent components. * A heat sink is not attached to the TBGA package, and there is low board-level thermal loading from adjacent components. * A heat sink (for example, ChipCoolers) is attached to the TBGA package, and there is high boardlevel thermal loading from adjacent components. * A heat sink (for example, ChipCoolers) is attached to the TBGA package, and there is low board-level thermal loading from adjacent components. 16 0887E-HIREL-11/07 e2v semiconductors SAS 2007 PC8245 Figure 1-7. Die Junction-to-Ambient Resistance Die Junction-to-Ambient Thermal Resistance (C/W) 18 No heat sink and high thermal board-level loading of adjacent components No heat sink and low thermal board-level loading of adjacent components Attached heat sink and high thermal board-level loading of adjacent components Attached heat sink and low thermal board-level loading of adjacent components 16 14 12 10 8 6 4 2 0 0.5 1 1.5 2 2.5 Airflow Velocity (m/s) 17 0887E-HIREL-11/07 e2v semiconductors SAS 2007 PC8245 The board designer can choose between several types of heat sinks to place on the PC8245. Several commercially-available heat sinks for the PC8245 are provided by the following vendors: Aavid Thermalloy 80 Commercial St. Concord, NH 03301 Internet: www.aavidthermalloy.com Alpha Novatech 473 Sapena Ct. #15 Santa Clara, CA 95054 Internet: www.alphanovatech.com International Electronic Research Corporation (IERC) 413 North Moss St. Burbank, CA 91502 Internet: www.ctscorp.com Tyco Electronics Chip CoolersTM P.O. Box 3668 Harrisburg, PA 17105-3668 Internet: www.chipcoolers.com Wakefield Engineering 33 Bridge St. Pelham, NH 03076 Internet: www.wakefield.com 603-224-9988 408-749-7601 818-842-7277 800-522-6752 603-635-5102 Selection of an appropriate heat sink depends on thermal performance at a given air velocity, spatial volume, mass, attachment method, assembly, and cost. Other heat sinks offered by Aavid Thermalloy, Alpha Novatech, IERC, Chip Coolers, and Wakefield Engineering offer different heat sink-to-ambient thermal resistances and may or may not need airflow. 18 0887E-HIREL-11/07 e2v semiconductors SAS 2007 PC8245 1.8.2 Internal Package Conduction Resistance The intrinsic conduction thermal resistance paths for the TBGA cavity-down packaging technology shown in Figure 1-8 are as follows: * Die junction-to-case thermal resistance * Die junction-to-ball thermal resistance Figure 1-8 depicts the primary heat transfer path for a package with an attached heat sink mounted on a printed-circuit board. Figure 1-8. TBGA Package with Heat Sink Mounted to a Printed-Circuit Board External Re sistance Radiation Convection Heat Sink Thermal Interface Material Mold Cap Die Junction Die/Substrate/C5 Solder Balls Internal Resistance Printed-Circuit Board External Resistance Radiation Convection (Note the internal versus external package resistance) In a TBGA package, the active side of the die faces the printed-circuit board. Most of the heat travels through the die, across the die attach layer, and into the copper spreader. Some of the heat is removed from the top surface of the spreader through convection and radiation. Another percentage of the heat enters the printed-circuit board through the solder balls. The heat is then removed from the exposed surfaces of the board through convection and radiation. If a heat sink is used, a larger percentage of heat leaves through the top side of the spreader. 1.8.3 Adhesives and Thermal Interface Materials A thermal interface material placed between the top of the package and the bottom of the heat sink minimizes thermal contact resistance. For applications that attach the heat sink by a spring clip mechanism, Figure 1-9 shows the thermal performance of three thin-sheet thermal-interface materials (silicone, graphite/oil, floroether oil), a bare joint, and a joint with thermal grease as a function of contact pressure. As shown, the performance of these thermal interface materials improves with increasing contact pressure. Thermal grease significantly reduces the interface thermal resistance. That is, the bare joint offers a thermal resistance approximately seven times greater than the thermal grease joint. A spring clip attaches heat sinks to holes in the printed-circuit board (see Figure 1-9). Therefore, synthetic grease offers the best thermal performance, considering the low interface pressure. The selection of any thermal interface material depends on factors such as thermal performance requirements, manufacturability, service temperature, dielectric properties, and cost. 19 0887E-HIREL-11/07 e2v semiconductors SAS 2007 PC8245 Figure 1-9. Thermal Performance of Select Thermal Interface Material Silicone Sheet (0.006 inch) Bare Joint Floroether Oil Sheet (0.007 inch) Graphite/Oil Sheet (0.005 inch) Synthetic Grease Specific Thermal Resistance (K-in.2/W) 2 1.5 1 0.5 0 0 10 20 30 40 50 60 70 80 Contact Pressure (PSI) The board designer can choose between several types of thermal interfaces. Heat sink adhesive materials are selected on the basis of high conductivity and adequate mechanical strength to meet equipment shock/vibration requirements. Several commercially-available thermal interfaces and adhesive materials are provided by the following vendors: 20 0887E-HIREL-11/07 e2v semiconductors SAS 2007 PC8245 1.8.3.1 Chomerics, Inc. 77 Dragon Ct. Woburn, MA 01888-4014 Internet: www.chomerics.com 781-935-4850 Dow-Corning Corporation Dow-Corning Electronic Materials 2200 W. Salzburg Rd. Midland, MI 48686-0997 Internet: www.dow.com 800-248-2481 Shin-Etsu MicroSi, Inc. 10028 S. 51st St. Phoenix, AZ 85044 Internet: www.microsi.com 888-642-7674 The Bergquist Company 18930 West 78th St. Chanhassen, MN 55317 Internet: www.bergquistcompany.com 800-347-4572 Thermagon Inc. 4707 Detroit Ave. Cleveland, OH 44102 Internet: www.thermagon.com 888-246-9050 Heat Sink Usage An estimation of the chip junction temperature, TJ, can be obtained from the equation: TJ = TA + (RJA x PD) where TA = ambient temperature for the package (C) RJA = junction-to-ambient thermal resistance (C/W) PD = power dissipation in the package (W) The junction-to-ambient thermal resistance is an industry-standard value that provides a quick and easy estimation of thermal performance. Unfortunately, two values are in common usage: the value determined on a single-layer board and the value obtained on a board with two planes. Which value is closer to the application depends on the power dissipated by other components on the board. The value obtained on a single-layer board is appropriate for the tightly packed printed-circuit board. The value obtained on the board with the internal planes is usually appropriate if the board has low power dissipation and the components are well separated. When a heat sink is used, the thermal resistance is expressed as the sum of a junction-to-case thermal resistance and a case-to-ambient thermal resistance: RJA = RJC + RCA where RJA = junction-to-ambient thermal resistance (C/W) RJC = junction-to-case thermal resistance (C/W) RCA = case-to-ambient thermal resistance (C/W) 21 0887E-HIREL-11/07 e2v semiconductors SAS 2007 PC8245 RJC is device-related and cannot be influenced by the user. The user controls the thermal environment to change the case-to-ambient thermal resistance, RCA. For instance, the user can change the size of the heat sink, the airflow around the device, the interface material, the mounting arrangement on the printed-circuit board, or the thermal dissipation on the printed-circuit board surrounding the device. To determine the junction temperature of the device in the application without a heat sink, the thermal characterization parameter (JT) measures the temperature at the top center of the package case using the following equation: TJ = TT + (JT x PD) where: TT = thermocouple temperature atop the package (C) JT = thermal characterization parameter (C/W) PD = power dissipation in package (W) The thermal characterization parameter is measured per JESD51-2 specification using a 40-gauge type T thermocouple epoxied to the top center of the package case. The thermocouple should be positioned so that the thermocouple junction rests on the package. A small amount of epoxy is placed over the thermocouple junction and over about 1 mm of wire extending from the junction. The thermocouple wire is placed flat against the package case to avoid measurement errors caused by cooling effects of the thermocouple wire. When a heat sink is used, the junction temperature is determined from a thermocouple inserted at the interface between the case of the package and the interface material. A clearance slot or hole is normally required in the heat sink. Minimizing the size of the clearance minimizes the change in thermal performance caused by removing part of the thermal interface to the heat sink. Because of the experimental difficulties with this technique, many engineers measure the heat sink temperature and then back-calculate the case temperature using a separate measurement of the thermal resistance of the interface. From this case temperature, the junction temperature is determined from the junction-to-case thermal resistance. In many cases, it is appropriate to simulate the system environment using a computational fluid dynamics thermal simulation tool. In such a tool, the simplest thermal model of a package that has demonstrated reasonable accuracy (about 20%) is a two-resistor model consisting of a junction-to-board and a junction-to-case thermal resistance. The junction-to-case covers the situation where a heat sink is used or a substantial amount of heat is dissipated from the top of the package. The junction-to-board thermal resistance describes the thermal performance when most of the heat is conducted to the printed-circuit board. 1.8.3.2 References Semiconductor Equipment and Materials International 805 East Middlefield Rd. Mountain View, CA 94043 (415) 964-5111 MIL-SPEC and EIA/JESD (JEDEC) specifications are available from Global Engineering Documents at 800-854-7179 or 303-397-7956. JEDEC specifications are available on the WEB at http://www.jedec.org. 22 0887E-HIREL-11/07 e2v semiconductors SAS 2007 PC8245 1.9 Power Characteristics Table 1-5 provides power consumption data for the PC8245. Table 1-5. Power Consumption PCI Bus Clock/Memory Bus Clock CPU Clock Frequency (MHz) Mode 66/66/266 66/133/266 66/66/300 66/100/300 33/83/333 66/133/333 66/100/350 Unit Notes Typical 1.7 (1.5) 2.0 (1.8) 1.8 (1.7) 2.0 (1.8) 2.0 2.3 2.2 W (1)(5) Max - FP 2.2 (1.9) 2.4 (2.1) 2.3 (2.0) 2.5 (2.2) 2.6 2.8 2.8 W (1)(2) Max - INT 1.8 (1.6) 2.1 (1.8) 2.0 (1.8) 2.1 (1.8) 2.2 2.4 2.4 W (1)(3) Doze 1.1 (1.0) 1.4 (1.3) 1.2 (1.1) 1.4 (1.3) 1.6 1.5 W (1)(4)(6) Nap 0.4 (0.4) 0.7 (0.7) 0.4 (0.4) 0.6 (0.6) 0.5 0.7 0.6 W (1)(4)(6) Sleep 0.2 (0.2) 0.4 (0.4) 0.2 (0.4) 0.3 (0.3) 0.3 0.4 0.3 W (1)(4)(6) 1.4 I/O Power Supplies(10) Mode Minimum Maximum Unit Notes Typ - OVDD 134 (121) 334 (301) mW (7)(8) Typ - GVDD 324 (292) 800 (720) mW (7)(9) Notes: 1. The values include VDD, AVDD, and AVDD2 but do not include I/O supply power. Information on OVDD and GVDD supply power is captured in the I/O power supplies section of this table. Values shown in parenthesis ( ) indicate power consumption at VDD/AVDD/AVDD2 = 1.8V 2. Maximum - FP power is measured at VDD = 2.1V with dynamic power management enabled while running an entirely cacheresident, looping, floating-point multiplication instruction. 3. Maximum - INT power is measured at VDD = 2.1V with dynamic power management enabled while running entirely cacheresident, looping, integer instructions. 4. Power saving mode maximums are measured at VDD = 2.1V while the device is in doze, nap, or sleep mode 5. Typical power is measured at VDD = AVDD = 2.0V, OVDD = 3.3V where a nominal FP value, a nominal INT value, and a value where there is a continuous flush of cache lines with alternating ones and zeros on 64-bit boundaries to local memory are averaged. 6. Power saving mode data measured with only two PCI_CLKs and two SDRAM_CLKs enabled. 7. The typical minimum I/O power values were results of the MPC8245 performing cache resident integer operations at the slowest frequency combination of 33:66:200 (PCI:Mem:CPU) MHz. 8. The typical maximum OVDD value resulted from the MPC8245 operating at the fastest frequency combination of 66:100:350 (PCI:Mem:CPU) MHz and performing continuous flushes of cache lines with alternating ones and zeros to PCI memory. 9. The typical maximum GVDD value resulted from the MPC8245 operating at the fastest frequency combination of 66:100:350 (PCI:Mem:CPU) MHz and performing continuous flushes of cache lines with alternating ones and zeros on 64-bit boundaries to local memory. 10. Power consumption of PLL supply pins (AVDD and AVDD2) < 15 mW. Guaranteed by design and not tested. 23 0887E-HIREL-11/07 e2v semiconductors SAS 2007 PC8245 2. DC Electrical Characteristics Table 2-1 provides the DC electrical characteristics for the PC8245 at recommended operating conditions. Table 2-1. DC Electrical Specifications at Recommended Operating Conditions (see Table 1-3 on page 11 Value (3) Characteristics Conditions Symbol Min Max Unit Notes Input High Voltage PCI only, except PCI_SYNC_IN VIH 0.65 x OVDD LVDD V (1) Input Low Voltage PCI only, except PCI_SYNC_IN VIL - 0.3 x OVDD V Input High Voltage All other pins, including PCI_SYNC_IN (GVDD = 3.3V) VIH 2.0 3.3 V Input Low Voltage All inputs, including PCI_SYNC_IN VIL GND 0.8 V Input Leakage Current for pins using DRV_PCI driver 0.5V VIN 2.7V @ LVDD = 4.75V IL - 70 A (4) Input leakage current for all others LVDD = 3.6V GVDD 3.465V IL - 10 A (4) Output high voltage IOH = driver-dependent (GVDD = 3.3V) VOH 2.4 - V (2) Output low voltage IOL = driver-dependent (GVDD = 3.3V) VOL - 0.4 V (2) Capacitance VIN = 0V, f = 1 MHz CIN - 16.0 pF Notes: 1. See Table 1-1 on page 6 for pins with internal pull-up resistors. 2. See Table 2-2 for the typical drive capability of a specific signal pin based on the type of output driver associated with that pin as listed in Table 1-1 on page 6. 3. These specifications are for the default driver strengths indicated in Table 2-2. 4. Leakage current is measured on input and output pins in the high-impedance state. The leakage current is measured for nominal OVDD/LVDD, and VDD or both OVDD/LVDD and VDD must vary in the same direction. 2.1 Output Driver Characteristic Table 2-2 provides information on the characteristics of the output drivers referenced in Table 1-1 on page 6. The values are preliminary estimates from an IBIS model and are not tested. Table 2-2. Drive Capability of PC8245 Output Pins(5) Driver Type Programmable Output Impedance () Supply Voltage 20 (default) IOH IOL Unit Notes 36.6 18.0 mA (2)(4)(6) 18.6 9.2 mA (2)(4)(6) 12.0 12.4 mA (1)(3) 6.1 6.3 mA (1)(3) DRV_STD_MEM 40 20 OVDD = 3.3V DRV_PCI 40 (default) 24 0887E-HIREL-11/07 e2v semiconductors SAS 2007 PC8245 Table 2-2. Drive Capability of PC8245 Output Pins(5) (Continued) Driver Type Programmable Output Impedance () DRV_MEM_CTRL 6 (default) DRV_PCI_CLK 20 DRV_MEM_CLK 40 Notes: Supply Voltage GVDD = 3.3V IOH IOL Unit Notes 89.0 42.3 mA (2)(4) 36.6 18.0 mA (2)(4) 18.6 9.2 mA (2)(4) 1. For DRV_PCI, IOH read from the IBIS listing in the pull-up mode, I(Min) column, at the 0.33V label by interpolating between the 0.3- and 0.4V table entries' current values that correspond to the PCI VOH = 2.97 = 0.9 x OVDD (OVDD = 3.3V) where table entry voltage = OVDD - PCI VOH. 2. For all others with GVDD or OVDD = 3.3V, IOH read from the IBIS listing in the pull-up mode, I(Min) column, at the 0.9V table entry that corresponds to the VOH = 2.4V where table entry voltage = GVDD/OVDD - VOH. 3. For DRV_PCI, IOL read from the IBIS listing in the pull-down mode, I(Min) column, at 0.33V = PCI VOL = 0 x OVDD (OVDD = 3.3V) by interpolating between the 0.3- and 0.4V table entries. 4. For all others with GVDD or OVDD = 3.3V, IOL read from the IBIS listing in the pull-down mode, I(Min) column, at the 0.4V table entry 5. See driver bit details for output driver control register (0x73) in the PC8245 Integrated Processor Reference Manual. 6. See Chip Errata No. 19 in the PC8245/PC8241 RISC Microprocessor Chip Errata. 2.2 AC Electrical Characteristics After fabrication, functional parts are sorted by maximum processor core frequency as shown in Table 23 and tested for conformance to the AC specifications for that frequency. The processor core frequency is determined by the bus (PCI_SYNC_IN) clock frequency and the settings of the PLL_CFG[0:4] signals. Parts are sold by maximum processor core frequency. See "Ordering Information" on page 54., for details on ordering parts. Table 2-3 provides the operating frequency information for the PC8245 at recommended operating conditions (see Table 1-3 on page 11) with LVDD = 3.3V 0.3V. Table 2-3. Operating Frequency(1) 266 MHz (2)(3) Characteristic Processor Frequency (CPU) Memory Bus Frequency PCI Input Frequency Notes: 300 MHz 333 MHz VDD/AVDD/AVDD2 = 2.0 100 mV 100 - 266 50 - 133 350 MHz VDD/AVDD/AVDD2 = 2.0 100 mV 100 - 300 100 - 333 (4) 50 - 133 50 - 100 Unit 100 - 350 MHz (4) MHz 50 - 100 25 - 66 MHz 1. For details, refer to the hardware specifications addendum MPC8245ECSO2AD. 2. Caution: The PCI_SYNC_IN frequency and PLL_CFG[0:4] settings must be chosen such that the resulting peripheral logic/memory bus frequency and CPU (core) frequencies do not exceed their respective maximum or minimum operating frequencies. Refer to the PLL_CFG[0:4] signal description in Section 3.3 "PLL Configuration" on page 45 for valid PLL_CFG[0:4] settings and PCI_SYNC_IN frequencies. 3. See Table 3-1and Table 3-2 on page 47 for details on VCO limitations for memory and CPU VCO frequencies of various PLL configurations. 4. No available PLL_CFG[0:4] settings support 133 MHz memory interface operation at 300- and 350 MHz CPU operation, since the multipliers do not allow a 300:133 and 350:133 ratio relation. However, running these parts at slower processor speeds may produce ratios that run above 100 MHz. See Table 3-1 for the PLL settings. 25 0887E-HIREL-11/07 e2v semiconductors SAS 2007 PC8245 2.2.1 Clock AC Specifications Table 2-4 on page 26 provides the clock AC timing specifications at recommended operating conditions, as defined in Section 2.2.2 "Input AC Timing Specifications" on page 32. These specifications are for the default driver strengths indicated in Table 2-2 on page 24. Table 2-4. Num Clock AC Timing Specifications at Recommended Operating Conditions (see Table 1-3 on page 11) with LVDD = 3.3V 0.3V Min Max Unit Frequency of operation (PCI_SYNC_IN) 25 66 MHz PCI_SYNC_IN rise and fall times - 2.0 ns 4 PCI_SYNC_IN duty cycle measured at 1.4V 40 60 % 5a PCI_SYNC_IN pulse width high measured at 1.4V 6 9 ns (2) 5b PCI_SYNC_IN pulse width low measured at 1.4V 6 9 ns (2) 7 PCI_SYNC_IN jitter - 200 ps 8a PCI_CLK[0:4] skew (pin-to-pin) - 250 ps 8b SDRAM_CLK[0:3] skew (pin-to-pin) - 190 ps (3) 10 Internal PLL Relock Time - 100 s (2)(3)(4) 15 DLL lock range with DLL_EXTEND = 0 (disabled) and normal tap delay; (default DLL mode) Table 2-2 on page 28 ns (5) 16 DLL lock range for other modes Table 2-3 on page 29 through Table 2-5 on page 31 ns (5) 17 Frequency of operation (OSC_IN) 25 66 MHz 19 OSC_IN rise and fall times - 5 ns 20 OSC_IN duty cycle measured at 1.4V 40 60 % 21 OSC_IN frequency stability - 100 ppm 1 2, 3 Notes: Characteristics and Conditions Notes (1) (7) 1. Rise and fall times for the PCI_SYNC_IN input are measured from 0.4 to 2.4V. 2. Specification value at maximum frequency of operation. 3. Pin-to-pin skew includes quantifying the additional amount of clock skew (or jitter) from the DLL besides any intentional skew added to the clocking signals from the variable length DLL synchronization feedback loop, that is, the amount of variance between the internal sys_logic_clk and the SDRAM_SYNC_IN signal after the DLL is locked. While pin-to-pin skew between SDRAM_CLKs can be measured, the relationship between the internal sys_logic_clk and the external SDRAM_SYNC_IN cannot be measured and is guaranteed by design. 4. Relock time is guaranteed by design and characterization. Relock time is not tested. 5. Relock timing is guaranteed by design. PLL-relock time is the maximum amount of time required for PLL lock after a stable VDD and PCI_SYNC_IN are reached during the reset sequence. This specification also applies when the PLL has been disabled and subsequently re-enabled during sleep mode. Also note that HRST_CPU/HRST_CTRL must be held asserted for a minimum of 255 bus clocks after the PLL-relock time during the reset sequence. 6. DLL_EXTEND is bit 7 of the PMC2 register <72>. N is a non-zero integer (see Table 2-2 on page 28 through Table 2-5 on page 31). Tclk is the period of one SDRAM_SYNC_OUT clock cycle in ns. Tloop is the propagation delay of the DLL synchronization feedback loop (PC board runner) from SDRAM_SYNC_OUT to SDRAM_SYNC_IN in ns; 6.25 inches of loop length (unloaded PC board runner) corresponds to approximately 1 ns of delay. For details about how Table 2-2 through Table 2-5 may be used refer to the Freescale application note AN2164, MPC8245/MPC8241 Memory Clock Design Guidelines, for details on MPC8245 memory clock design. 7. Rise and fall times for the OSC_IN input is guaranteed by design and characterization. OSC_IN input rise and fall times are not tested. 26 0887E-HIREL-11/07 e2v semiconductors SAS 2007 PC8245 Figure 2-1 shows the PCI_SYNC_IN input clock timing diagram with the labeled number items listed in Table 2-4 on page 26. Figure 2-1. PCI_SYNC-IN Input Clock Timing Diagram 1 5a PCI_SYNC_IN VM 5b VM 2 3 VM VM = Midpoint Voltage (1.4V) Register settings that define each DLL mode are shown in Table 2-5. Table 2-5. DLL Mode Definition Bit 2 of Configuration Register at 0x76 Bit 7 of Configuration Register at 0x72 Normal tap delay, No DLL extend 0 0 Normal tap delay, DLL extend 0 1 Max tap delay, No DLL extend 1 0 Max tap delay, DLL extend 1 1 DLL Mode The DLL_MAX_DELAY bit can lengthen the amount of time through the delay line by increasing the time between each of the 128 tap points in the delay line. Although this increased time makes it easier to guarantee that the reference clock is within the DLL lock range, there may be slightly more jitter in the output clock of the DLL; that is, the phase comparator shifts the clock between adjacent tap points. Refer to the Freescale application note AN2164, MPC8245/MPC8241 Memory Clock Design Guidelines: Part 1, for details on DLL modes and memory design. The value of the current tap point after the DLL locks can be determined by reading bits 6-0 (DLL_TAP_COUNT) of the DLL tap count register (DTCR, located at offset 0xE3). These bits store the value (binary 0 through 127) of the current tap point and can indicate whether the DLL advances or decrements as it maintains the DLL lock. Therefore, for evaluation purposes, DTCR can be read for all DLL modes that support the T l o o p value used for the trace length of SDRAM_SYNC_OUT to SDRAM_SYNC_IN. The DLL mode with the smallest tap point value in the DTCR should be used because the bigger the tap point value, the more jitter that can be expected for clock signals. Note that keeping a DLL mode that is locked below tap point decimal 12 is not recommended. 27 0887E-HIREL-11/07 e2v semiconductors SAS 2007 PC8245 Figure 2-2. DLL Locking Range Loop Delay Versus Frequency of Operation for DLL_Extend = 0 and Normal Tap Delay 30 27.5 Tclk SDRAM_SYNC_OUT Period (ns) 25 22.5 20 17.5 15 12.5 10 7.5 0 1 2 3 4 5 Tloop Propagation Delay Time (ns) 28 0887E-HIREL-11/07 e2v semiconductors SAS 2007 PC8245 Figure 2-3. DLL Locking Range Loop Delay Versus Frequency of Operation for DLL_Extend = 1 and Normal Tap Delay 30 27.5 Tclk SDRAM_SYNC_OUT Period (ns) 25 22.5 20 17.5 15 12.5 10 7.5 0 1 2 3 4 5 Tloop Propagation Delay Time (ns) 29 0887E-HIREL-11/07 e2v semiconductors SAS 2007 PC8245 Figure 2-4. DLL Locking Range Loop Delay Versus Frequency of Operation for DLL_Extend = 0 and Max Tap Delay 30 27.5 Tclk SDRAM_SYNC_OUT Period (ns) 25 22.5 20 17.5 15 12.5 10 7.5 0 1 2 3 4 5 Tloop Propagation Delay Time (ns) 30 0887E-HIREL-11/07 e2v semiconductors SAS 2007 PC8245 Figure 2-5. DLL Locking Range Loop Delay Versus Frequency of Operation for DLL_Extend = 1 and Max Tap Delay 30 27.5 Tclk SDRAM_SYNC_OUT Period (ns) 25 22.5 20 17.5 15 12.5 10 7.5 0 1 2 3 4 5 Tloop Propagation Delay Time (ns) 31 0887E-HIREL-11/07 e2v semiconductors SAS 2007 PC8245 2.2.2 Input AC Timing Specifications Table 2-6 provides the input AC timing specifications at recommended operating conditions (see Table Table 1-3 on page 11) with LVDD = 3.3V 0.3V. Table 2-6. Input AC Timing Specifications Num Characteristic Min Max Unit Notes 10a PCI Input signals valid to PCI_SYNC_IN (input setup) 3.0 - ns (1)(3) 10b Memory input signals valid to sys_logic_clk (input setup) 10b0 Tap 0, register offset <0x77>, bits 5-4 = 0b00 2.6 - 10b1 Tap 1, register offset <0x77>, bits 5-4 = 0b01 1.9 - ns (2)(3)(6) 10b2 Tap 2, register offset <0x77>, bits 5-4 = 0b10 (default) 1.2 - 10b3 Tap 3, register offset <0x77>, bits 5-4 = 0b11 0.5 - 10c PIC, misc. debug input signals valid to sys_logic_clk (input setup) 3.0 - ns (2)(3) 10d I2C input signals valid to sys_logic_clk (input setup) 3.0 - ns (2)(3) 10e Mode select inputs valid to HRST_CPU/HRST_CTRL (input setup) 9 x tCLK - ns (2)(3)(4)(5) 11 Tos - SDRAM_SYNC_IN to sys_logic_clk offset time 0.4 1.0 ns (7) 11a sys_logic_clk to memory signal inputs invalid (input hold) 11a0 Tap 0, register offset <0x77>, bits 5-4 = 0b00 0 - 11a1 Tap 1, register offset <0x77>, bits 5-4 = 0b01 0.7 - ns (2)(3)(6) 11a2 Tap 2, register offset <0x77>, bits 5-4 = 0b10 (default) 1.4 - 11a3 Tap 3, register offset <0x77>, bits 5-4 = 0b11 2.1 - 11b HRST_CPU/HRST_CTRL to mode select inputs invalid (input hold) 0 - ns (2)(3)(5) 11c PCI_SYNC_IN to Inputs invalid (input hold) 1.0 - ns (1)(2)(3) Notes: 1. All PCI signals are measured from OVDD/2 of the rising edge of PCI_SYNC_IN to 0.4 x OVDD of the signal in question for 3.3V PCI signaling levels. See Figure 2-7 on page 34. 2. All memory and related interface input signal specifications are measured from the TTL level (0.8 or 2.0V) of the signal in question to the VM = 1.4V of the rising edge of the memory bus clock, sys_logic_clk. sys_logic_clk is the same as PCI_SYNC_IN in 1:1 mode but is twice the frequency in 2:1 mode (processor/memory bus clock rising edges occur on every rising and falling edge of PCI_SYNC_IN). See Figure 2-6 on page 33. 3. Input timings are measured at the pin. 4. TCLK is the time of one SDRAM_SYNC_IN clock cycle. 5. All mode select input signals specifications are measured from the TTL level (0.8 or 2.0V) of the signal in question to the VM = 1.4V of the rising edge of the HRST_CPU/HRST_CTRL signal. See Figure 2-8 on page 34. 6. The memory interface input setup and hold times are programmable to four possible combinations by programming bits 5-4 of register offset <0x77> to select the desired input setup and hold times. 7. Tos represents a timing adjustment for SDRAM_SYNC_IN with respect to sys_logic_clk. Due to the internal delay present on the SDRAM_SYNC_IN signal with respect to the sys_logic_clk inputs to the DLL, the resulting SDRAM clocks become offset by the delay amount. To maintain phase-alignment of the memory clocks with respect to sys_logic_clk, the feedback trace length of SDRAM_SYNC_OUT to SDRAM_SYNC_IN must be shortened to accommodate this range. The feedback trace length is relative to the SDRAM clock output trace lengths. We recommend that the length of SDRAM_SYNC_OUT to SDRAM_SYNC_IN be shortened by 0.7 ns because that is the midpoint of the range of Tos and allows the impact from the range of Tos to be reduced. Additional analyses of trace lengths and SDRAM loading must be performed to optimize timing. For details on trace measurements and the problem of Tos, refer to the Freescale application note AN2164, MPC8245/MPC8241 Memory Clock Design Guidelines. 32 0887E-HIREL-11/07 e2v semiconductors SAS 2007 PC8245 Figure 2-6 on page 33 and Figure 2-7 on page 34 show the input/output timing diagrams referenced to SDRAM_SYNC_IN and PCI_SYNC_IN, respectively. Figure 2-6. Input - Output Timing Diagram Referenced to SDRAM_SYNC_IN PCI_SYNC_IN VM sys_logic_clk VM VM VM Tos SDRAM_SYNC_IN (After DLL Locks Shown in 2:1 Mode VM 10b-d 11a 13b 12b-d 2.0 V 2.0 V 0.8 V 0.8 V 14b Memory Inputs/Outputs Input Timing Output Timing Notes: VM = Midpoint voltage (1.4V). 11a = Input hold time of SDRAM_SYNC_IN to memory. 12b-d = sys_logic_clk to output valid timing. 13b = Output hold time for non-PCI signals. 14b = SDRAM-SYNC_IN to output high-impedance timing for non-PCI signals. Tos = Offset timing required to align sys_logic_clk with SDRAM_SYNC_IN. The SDRAM_SYNC_IN signal is adjusted by the DLL to accommodate for internal delay. This causes SDRAM_SYNC_IN to appear before sys_logic_clk once the DLL locks. 33 0887E-HIREL-11/07 e2v semiconductors SAS 2007 PC8245 Figure 2-7. Input - Output Timing Diagram Referenced to PCI_SYNC_IN PCI_SYNC_IN OVDD/2 OVDD/2 OVDD /2 10a 13a 12a 11c 14a 0.615 x OVDD PCI INPUTS/OUTPUTS 0.4 x OVDD 0.285 x OVDD Input Timing Figure 2-8. Output Timing Input Timing Diagram for Mode Select Signals HRST_CPU/HRST_CTRL VM 10e 11b 2.0V MODE PINS 0.8V VM = Midpoint Voltage (1.4V) 2.2.3 Output AC Timing Specification Table 2-7 provides the processor bus AC timing specifications for the PC8245 at recommended operating conditions (see Table 1-3 on page 11) with LVDD = 3.3V 0.3V. See Figure 2-6 on page 33 for the input/output timing diagram referenced to sys_logic_clk. All output timings assume a purely resistive 50 load (see Figure 2-9 on page 35 for the AC test load for the PC8245). Output timings are measured at the pin; time-of-flight delays must be added for trace lengths, vias, and connectors in the system. These specifications are for the default driver strengths indicated in Table 2-2 on page 24.. Table 2-7. Output AC Timing Specifications Num Characteristics Min Max Unit Notes 12a PCI_SYNC_IN to Output Valid, see Figure 2-10 on page 36 12a0 Tap 0, PCI_HOLD_DEL = 00, [MCP,CKE] = 11, 66 MHz PCI (Default) - 6.0 12a1 Tap 1, PCI_HOLD_DEL = 01, [MCP,CKE] = 10 - 6.5 12a2 Tap 2, PCI_HOLD_DEL = 10, [MCP,CKE] = 01, 33 MHz PCI - 7.0 ns (1)(3) 12a3 Tap 3, PCI_HOLD_DEL = 11, [MCP,CKE] = 00 - 7.5 12b sys_logic_clk to output valid (memory control, address, and data signals) - 4.0 ns (2) 12c sys_logic_clk to output valid (for all others) - 7.0 ns (2) 12d sys_logic_clk to output valid (for I2C) - 5.0 ns (2) 12e sys_logic_clk to output valid (ROM/Flash/PortX) - 6.0 ns (2) 13a Output Hold (PCI), see Figure 2-10 34 0887E-HIREL-11/07 e2v semiconductors SAS 2007 PC8245 Table 2-7. Output AC Timing Specifications (Continued) Num Characteristics Min Max 13a0 Tap 0, PCI_HOLD_DEL = 00, [MCP,CKE] = 11, 66 MHz PCI (Default) 2.0 - 13a1 Tap 1, PCI_HOLD_DEL = 01, [MCP,CKE] = 10 2.5 - 13a2 Tap 2, PCI_HOLD_DEL = 10, [MCP,CKE] = 01, 33 MHz PCI 3.0 - 13a3 Tap 3, PCI_HOLD_DEL = 11, [MCP,CKE] = 00 3.5 - 13b Output hold (all others) 1.0 14a PCI_SYNC_IN to output high impedance (for PCI) 14b sys_logic_clk to output high impedance (for all others) Notes: Unit Notes ns (1)(3)(4) - ns (2) - 14.0 ns (1)(3) - 4.0 ns (2) 1. All PCI signals are measured from GVDD/2 of the rising edge of PCI_SYNC_IN to 0.285 x OVDD or 0.615 x OVDD of the signal in question for 3.3V PCI signaling levels. See Figure 2-7 on page 34. 2. All memory and related interface output signal specifications are specified from the VM = 1.4V of the rising edge of the memory bus clock, sys_logic_clk to the TTL level (0.8 or 2.0 V) of the signal in question. sys_logic_clk is the same as PCI_SYNC_IN in 1:1 mode, but is twice the frequency in 2:1 mode (processor/memory bus clock rising edges occur on every rising and falling edge of PCI_SYNC_IN). See Figure 2-6 on page 33. 3. .PCI bused signals are composed of the following signals: LOCK, IRDY, C/BE[3:0], PAR, TRDY, FRAME, STOP, DEVSEL, PERR, SERR, AD[31:0], REQ[4:0], GNT[4:0], IDSEL, and INTA. 4. To meet minimum output hold specifications relative to PCI_SYNC_IN for both 33- and 66 MHz PCI systems, the MPC8245 has a programmable output hold delay for PCI signals (the PCI_SYNC_IN to output valid timing is also affected). The initial value of the output hold delay is determined by the values on the MCP and CKE reset configuration signals; the values on these two signals are inverted and stored as the initial settings of PCI_HOLD_DEL = PMCR2[5, 4] (power management configuration register 2 <0x72>), respectively. Since MCP and CKE have internal pull-up resistors, the default value of PCI_HOLD_DEL after reset is 0b00. Further output hold delay values are available by programming the PCI_HOLD_DEL value of the PMCR2 configuration register. Figure 2-10 on page 36 shows the PCI_HOLD_DEL effect on output valid and hold times. Figure 2-9 provides the AC test load for the PC8245. Figure 2-9. AC Test Load for the PC8245 Output measurements are made at the device pin OUTPUT Z0 = 50 RL = 50 OVDD/2 for PCI OVDD/2 for Memory 35 0887E-HIREL-11/07 e2v semiconductors SAS 2007 PC8245 Figure 2-10 provides the PCI_HOLD_DEL effect on output valid and hold times. Figure 2-10. PCI_HOLD_DEL Effect on Output Valid and Hold Time PCI_SYNC_IN 12a2, 7.0 ns for 33 MHz PCI PCI_HOLD_DEL = 10 0VDD/2 0VDD/2 13a2, 2.1 ns for 33-MHz PCI PCI_HOLD_DEL = 10 PCI INPUTS/OUTPUTS 33 MHz PCI 12a0, 6.0 ns for 66 MHz PCI PCI_HOLD_DEL = 00 13a0, 1 ns for 66 MHz PCI PCI_HOLD_DEL = 00 PCI INPUTS/OUTPUTS 66 MHz PCI As PCI_HOLD_DEL values decrease PCI INPUTS and OUTPUTS As PCI_HOLD_DEL values increase OUTPUT VALID Note: OUTPUT HOLD Diagram not to scale 36 0887E-HIREL-11/07 e2v semiconductors SAS 2007 PC8245 I2C AC Timing Specifications Table 2-8 provides the I2C interface input AC timing specifications for the PC8245 at recommended operating conditions (see Table "Recommended Operating Conditions(1)" on page 11) with LVDD = 3.3V 2.2.4 0.3V. Table 2-8. Number I2C interface Input AC Timing Specifications Characteristics Min Max Unit Notes 1 Start condition hold time 4.0 - CLKs (1)(2) 2 Clock low period (time before the PC8245 will drive SCL low as a transmitting slave after detecting SCL low as driven by an external master.) 8.0 + (16 x 2FDR[4:2]) x (5 4({FDR[5],FDR[1]} == b'10) 3({FDR[5],FDR[1]} == b'11) 2({FDR[5],FDR[1]} == b'00) 1({FDR[5],FDR[1]} == b'01)) - CLKs (1)(2)(4)(5) 3 SCL/SDA rise time (from 0.5V to 2.4V) - 1 ms 4 Data hold time 0 - ns 5 SCL/SDA fall time (from 2.4V to 0.5V) - 1 ms 6 Clock high period (Time needed to either receive a data bit or generate a START or STOP.) 5.0 - CLKs (1)(2)(5) 7 Data setup time 3.0 - ns (3) 8 Start condition setup time (for repeated start condition only) 4.0 - CLKs (1)(2) 9 Stop condition setup time 4.0 - CLKs (1)(2) Notes: (2) 1. Units for these specifications are in SDRAM_CLK units. 2. The actual values depend on the setting of the digital filter frequency sampling rate (DFFSR) bits in the frequency divider register I2CFDR. Therefore, the noted timings in the above table are all relative to qualified signals. The qualified SCL and SDA are delayed signals from what is seen in real time on the I2C interface bus. The qualified SCL, SDA signals are delayed by the SDRAM_CLK clock times DFFSR times 2 plus 1 SDRAM_CLK clock. The resulting delay value is added to the value in the table (where this note is referenced). See Figure 2-12 on page 39. 3. Timing is relative to the Sampling Clock (not SCL). 4. FDR[x] refers to the Frequency Divider Register I2CFDR bit x. 5. Input clock low and high periods in combination with the FDR value in the Frequency Divider Register (I2CFDR) determine the maximum I2C interface input frequency. See Table 2-9 on page 38. 37 0887E-HIREL-11/07 e2v semiconductors SAS 2007 PC8245 2.3 I2C This section describes the DC and AC electrical characteristics for the I2C interfaces of the PC8245. I2C DC Electrical Characteristics Table 2-9 provides the DC electrical characteristics for the I2C interfaces. 2.3.1 I2C DC Electrical Characteristics at Recommended Operating Conditions with OVDD of 3.3V 5% Table 2-9. Parameter Symbol Min Max Unit Input high voltage level VIH 0.7 x OVDD OVDD + 0.3 V Input low voltage level VIL -0.3 0.3 x OVDD v Low-level output voltage VOL 0 0.2 x OVDD V (1) tI2KHKL 0 50 ns (2) Input current each I/O pin (input voltage is between 0.1 x OVDD and 0.9 x OVDD(max) II -10 10 A (3) Capacitance for each I/O pin CI - 10 pF Pulse width of spikes which must be suppressed by the input filter Notes: Notes 1. Output voltage (open drain or open collector) condition = 3 mA sink current. 2. Refer to the PC8245 Integrated Processor Reference Manual for information on the digital filter used. 3. I/O pins obstruct the SDA and SCL lines if the OVDD is switched off. 2.3.2 I2C AC Electrical Specifications Table 2-10 provides the AC timing parameters for the I2C interfaces. Table 2-10. I2C AC Electrical Specifications. All values refer to VIH (min) and VIL (max) levels (Table 2-9) Parameter SCL clock frequency Low period of the SCL clock High period of the SCL clock Symbol(1) Min Max Unit fI2C 0 400 kHZ tI2CL(4) 1.3 - s (4) 0.6 - s tI2CH Setup time for a repeated START condition tI2SVKH(4) 0.6 - s Hold time (repeated) START condition (after this period, the first clock pulse is generated) tI2SXKL(4) 0.6 - s Data setup time tI2DVKH(4) 100 - ns Data input hold time: - CBUS compatible masters - I2C bus devices tI2DXKL - 0(2) - s Data output delay time: tI2OVKL - 0.9(3) Set-up time for STOP condition tI2PVKH 0.6 - s Bus free time between a STOP and START condition tI2KHDX 1.3 - s Noise margin at the LOW level for each connected device (including hysteresis) VNL 0.1 x OVDD - V Noise margin at the HIGH level for each connected device (including hysteresis) VNH 0.2 x OVDD - V 38 0887E-HIREL-11/07 e2v semiconductors SAS 2007 PC8245 Notes: 1. The symbols used for timing specifications follow the pattern of t(first two letters of functional block)(signal)(state) (reference)(state) for inputs and t(first two letters of functional block)(reference)(state)(signal)(state) for outputs. For example, tI2DVKH symbolizes I2C timing (I2) with respect to the time data input signals (D) reach the valid state (V) relative to the tI2C clock reference (K) going to the high (H) state or setup time. Also, tI2SXKL symbolizes I2C timing (I2) for the time that the data with respect to the start condition (S) went invalid (X) relative to the tI2C clock reference (K) going to the low (L) state or hold time. Also, tI2PVKH symbolizes I2C timing (I2) for the time that the data with respect to the stop condition (P) reaching the valid state (V) relative to the tI2C clock reference (K) going to the high (H) state or setup time. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall). 2. As a transmitter, the PC8245 provides a delay time of at least 300 ns for the SDA signal (referred to as the Vihmin of the SCL signal) to bridge the undefined region of the falling edge of SCL to avoid unintended generation of Start or Stop condition. When the PC8245acts as the I2C bus master while transmitting, it drives both SCL and SDA. As long as the load on SCL and SDA is balanced, the PC8245 does not cause the unintended generation of a Start or Stop condition. Therefore, the 300 ns SDA output delay time is not a concern. If, under some rare condition, the 300 ns SDA output delay time is required for the PC8245 as transmitter, the following setting is recommended for the FDR bit field of the I2CFDR register to ensure both the desired I2C SCL clock frequency and SDA output delay time are achieved. It is assumed that the desired I2C SCL clock frequency is 400 KHz and the digital filter sampling rate register (DFFSR bits in I2CFDR) is programmed with its default setting of 0x10 (decimal 16): SDRAM Clock Frequency 100 MHz 133 MHz FDR Bit Setting 0x00 0x2A Actual FDR Divider Selected 384 896 Actual I2C SCL Frequency Generated 260.4 KHz 148.4 KHz For details on I2C frequency calculation, refer to the application note AN2919 "Determining the I2C Frequency Divider Ratio for SCL". 3. The maximum tI2DXKL has only to be met if the device does not stretch the LOW period (tI2CL) of the SCL signal. 4. Guaranteed by design. Figure 2-11 provides the AC test load for the I2C. Figure 2-11. I2C AC Test Load OUTPUT OVDD/2 Z0 = 50 RL = 50 Figure 2-12 shows the AC timing diagram for the I2C bus Figure 2-12. I2C Bus AC Timing Diagram SDA tI2CF tI2DVKH tI2CL tI2KHKL tI2SXKL tI2CF tI2CR SCL tI2SXKL S 2.3.3 tI2CH tI2DXKL,tI2OVKL tI2SVKH Sr tI2PVKH P S PIC Serial Interrupt Mode AC Timing Specifications Table 2-11 provides the PIC serial interrupt mode AC timing specifications for the PC8245 at recommended operating conditions (see Table 1-3 on page 11) with GVDD = 3.3V 5% and LVDD = 3.3V 0.3V. 39 0887E-HIREL-11/07 e2v semiconductors SAS 2007 PC8245 Table 2-11. Number PIC Serial Interrupt Mode AC Timing Specifications Characteristics Min Max Unit Notes 1 S_CLK frequency 1/14 SDRAM_SYNC_IN 1/2 SDRAM_SYNC_IN MHz (1) 2 S_CLK duty cycle 40 60 % - 3 S_CLK output valid time - 6 ns - 4 Output hold time 0 - ns - 5 S_FRAME, S_RST output valid time - 1 sys_logic_clk period + 6 ns (2) 6 S_INT input setup time to S_CLK 1 sys_logic_clk period + 2 - ns (2) 7 S_INT inputs invalid (hold time) to S_CLK - 0 ns (2) Notes: 1. See the MPC8245 Integrated Processor Reference Manual for a description of the PIC interrupt control register (ICR) and S_CLK frequency programming. 2. S_RST, S_FRAME, and S_INT shown in Figure 2-13 and Figure 2-14 on page 40, depict timing relationships to sys_logic_clk and S_CLK and do not describe functional relationships between S_RST, S_FRAME, and S_INT. The MPC8245 Integrated Processor Reference Manual describes the functional relationships between these signals. 3. The sys_logic_clk waveform is the clocking signal of the internal peripheral logic from the output of the peripheral logic PLL; sys_logic_clk is the same as SDRAM_SYNC_IN when the SDRAM_SYNC_OUT to SDRAM_SYNC_IN feedback loop is implemented and the DLL is locked. See the MPC8245 Integrated Processor Reference Manual for a complete clocking description. Figure 2-13. PIC Serial Interrupt Mode Output Timing Diagram sys_logic_clk VM VM VM 3 S_CLK 4 VM VM 5 4 S_FRAME VM VM S_RST Figure 2-14. PIC Serial Interrupt Mode Input Timing Diagram S_CLK VM 7 6 S_INT 40 0887E-HIREL-11/07 e2v semiconductors SAS 2007 PC8245 2.3.4 IEEE 1149.1 (JTAG) AC Timing Specifications Table 2-12 provides the JTAG AC timing specifications for the PC8245 while in the JTAG operating mode at recommended operating conditions (see Table "Recommended Operating Conditions(1)" on page 11) with LVDD = 3.3V 0.3V. Timings are independent of the system clock (PCI_SYNC_IN). Table 2-12. Number JTAG AC Timing Specifications (Independent of PCI_SYNC_IN) Min Max Unit TCK frequency of operation 0 25 MHz 1 TCK cycle time 40 - ns 2 TCK clock pulse width measured at 1.5V 20 - ns 3 TCK rise and fall times 0 3 ns 4 TRST setup time to TCK falling edge 10 - ns 5 TRST assert time 10 - ns 6 Input data setup time 5 - ns (2) 7 Input data hold time 15 - ns (2) 8 TCK to output data valid 0 30 ns (3) 9 TCK to output high impedance 0 30 ns (3) 10 TMS, TDI data setup time 5 - ns 11 TMS, TDI data hold time 15 - ns 12 TCK to TDO data valid 0 15 ns 13 TCK to TDO high impedance 0 15 ns Notes: Characteristics Notes (1) 1. TRST is an asynchronous signal. The setup time is for test purposes only. 2. Nontest (other than TDI and TMS) signal input timing with respect to TCK. 3. Nontest (other than TDO) signal output timing with respect to TCK. 41 0887E-HIREL-11/07 e2v semiconductors SAS 2007 PC8245 Figure 2-15 through Figure 2-18 on page 42 show the different timing diagrams. Figure 2-15. JTAG Clock Input Timing Diagram 1 2 2 VM VM TCK 3 VM 3 VM = Midpoint Voltage Figure 2-16. JTAG TRST Timing Diagram TCK 4 TRST 5 Figure 2-17. JTAG Boundary Scan Timing Diagram TCK 6 DATA INPUTS 7 INPUT VALID DATA 8 DATA OUTPUTS OUTPUT VALID DATA 9 DATA OUTPUTS Figure 2-18. Test Access Port Timing Diagram TCK 10 TDI, TMS 11 INPUT VALID DATA 12 TDO OUTPUT VALID DATA 13 TDO 42 0887E-HIREL-11/07 e2v semiconductors SAS 2007 PC8245 3. Package Description This section details package parameters, pin assignments, and dimensions. 3.1 Package Parameters The PC8245 uses a 35 mm x 35 mm, cavity-up, 352-pin tape ball grid array (TBGA) package. The package parameters are as follows:. Package Outline 35 mm x 35 mm Interconnects 352 Pitch 1.27 mm Solder Balls ZU (TBGA package) - 62 Sn/36 Pb/2 Ag VV (Lead-free version of package) - 95.5 Sn/4.0 Ag/0.5 Cu Solder Balls Diameter 0.75 mm Maximum Module Height 1.65 mm Co-planarity Specification 0.15 mm Maximum Force 6.0 lbs. total, uniformly distributed over package (8 grams/ball) 43 0887E-HIREL-11/07 e2v semiconductors SAS 2007 PC8245 3.2 Pin Assignments and Package Dimensions Figure 3-1 shows the top surface, side profile, and pinout of the PC8245, 352 TBGA package. Figure 3-1. PC8245 Package Dimensions and Pinout Assignments -F- B CORNER -E- -T0.150 T A Top View Dot on top indicates corner of A1 pin on bottom Min Max A B 34.8 34.8 35.2 35.2 C D G H 1.45 1.65 0.60 0.90 1.27 BASIC 0.85 0.95 K L 31.75 BASIC 0.50 0.70 26 24 22 20 18 16 14 12 10 8 6 4 2 25 23 21 19 17 15 13 11 9 7 5 3 1 A C E G J L N R U W B D F H K M K P T V Y AA AB AC AD AE AF C H L Bottom View 352X D G K Notes: 1. Drawing not to scale. 2. All measurements are in millimeters (mm). 44 0887E-HIREL-11/07 e2v semiconductors SAS 2007 PC8245 3.3 PLL Configuration The internal PLLs are configured by the PLL_CFG[0:4] signals. For a given PCI_SYNC_IN (PCI bus) frequency, the PLL configuration signals set both the peripheral logic/memory bus PLL (VCO) frequency of operation for the PCI-to-memory frequency multiplying and the MPC603e CPU PLL (VCO) frequency of operation for memory-to-CPU frequency multiplying. The PLL configurations are shown in Table 3-1 and Table 3-2 on page 47. Table 3-1. PLL Configurations (266 and 300 MHz Parts) 266 MHz Part(9) (MHz) Periph Logic/ Mem Bus Clock Range (MHz) PCI Clock Input (PCI_ SYNC_IN) Range(1) 300 MHz Part(9) Multipliers CPU Clock Range (MHz) PCI Clock Input (PCI_ SYNC_IN) Range(1) (MHz) Periph Logic/ MemBus Clock Range (MHz) CPU Clock Range (MHz) PCI to Mem (Mem VCO) Mem to CPU (CPU VCO) Ref PLL_ CFG [0:4](10)(13) 0 00000(12) 25-35(5) 75-105 188-263 25-40(5)(7) 75-120 188-300 3 (2) 2.5 (2) 1 00001(12) 25-29(5) 75-88 225-264 25-33(5) 75-99 225-297 3 (2) 3 (2) 2 00010(11) 50(18)-59(5)(7) 50-59 225-266 50(18)-66(1) 50-66 225-297 1 (4) 4.5 (2) 3 00011(11)(14) 50(17)-66(1) 50-66 100-133 50(17)-66(1) 50-66 100-133 1 (Bypass) 2 (4) 4 00100(12) 25-46(4) 50-92 100-184 25-46(4) 50-92 100-184 2 (4) 2 (4) 6 00110(15) 7 Rev B 00111(14) 7 Rev D 00111(14) 8 01000(12) 60(6)-66(1) 60-66 180-198 9 01001(12) 45(6)-66(1) 90-132 A 01010(12) 25-29(5) B 01011(12) C Bypass 60(6)-66(1) 60-66 Bypass 180-198 60(6)-66(1) Bypass 60-66 180-198 1 (Bypass) 3 (2) 60(6)-66(1) 60-66 180-198 1 (4) 3 (2) 180-264 45(6)-66(1) 90-132 180-264 2 (2) 2 (2) 50-58 225-261 25-33(5) 50-66 225-297 2 (4) 4.5 (2) 45(3)-59(5) 68-88 204-264 45(3)-66(1) 68-99 204-297 1.5 (2) 3 (2) 01100(12) 36(6)-46(4) 72-92 180-230 36(6)-46(4) 72-92 180-230 2 (4) 2.5 (2) D 01101(12) 45(3)-50(5) 68-75 238-263 45(3)-57(5) 68-85 238-298 1.5 (2) 3.5 (2) E 01110(12) 30(6)-44(5) 60-88 180-264 30(6)-46(4) 60-92 180-276 2 (4) 3 (2) F 01111(12) 25(5) 75 263 25-28(5) 75-85 263-298 3 (2) 3.5 (2) 10 10000(12) 30(6)-44(2)(5) 90-132 180-264 30(6)-44(2) 90-132 180-264 3 (2) 2 (2) 11 10001(12) 25-26(5)(7) 100-106 250-266 25-29(2) 100-116 250-290 4 (2) 2.5 (2) 12 10010(12) 60(6)-66(1) 90-99 180-198 60(6)-66(1) 90-99 180-198 1.5 (2) 2 (2) 13 10011(12) 25(2)(7) 100 300 4 (2) 3 (2) 14 10100(12) 26(6)-42(5) 52-84 182-294 2 (4) 3.5 (2) 15 10101(12) 27(3)-30(5)(7) 68-75 272-300 2.5 (2) 4 (2) 16 10110(12) 25-33(5) 50-66 200-264 25-37(5) 50-74 200-296 2 (4) 4 (2) 17 10111(12) 25-33(5) 100-132 200-264 25-33(2) 100-132 200-264 4 (2) 2 (2) 18 11000(12) 27(3)-35(5) 68-88 204-264 27(3)-40(5)(7) 68-100 204-300 2.5 (2) 3 (2) 19 11001(12) 36(6)-53(5) 72-106 180-265 36(6)-59(2) 72-118 180-295 2 (2) 2.5 (2) 1A 11010(12) 50(18)-66(1) 50-66 200-264 50(18)-66(1) 50-66 200-264 1 (4) 4 (2) Not available Not available 26(6)-38(5) 52-76 182-266 Not available 45 0887E-HIREL-11/07 e2v semiconductors SAS 2007 PC8245 Table 3-1. PLL Configurations (266 and 300 MHz Parts) (Continued) 266 MHz Part(9) Ref 1B 1C 1D PLL_ CFG [0:4](10)(13) 11011 (12) 11100 (12) 11101 (12) 1E Rev B 11110(8) 1E Rev D 11110 1F 11111(8) Notes: (MHz) Periph Logic/ Mem Bus Clock Range (MHz) 34(3)-44(5) 68-88 PCI Clock Input (PCI_ SYNC_IN) Range(1) (3) (5) (6) (1) 44 -59 48 -66 66-88 72-99 300 MHz Part(9) CPU Clock Range (MHz) PCI Clock Input (PCI_ SYNC_IN) Range(1) (MHz) Periph Logic/ MemBus Clock Range (MHz) CPU Clock Range (MHz) PCI to Mem (Mem VCO) Mem to CPU (CPU VCO) 204-264 34(3)-50(5)(7) 198-264 180-248 68-100 204-300 2 (2) 3 (2) (3) (1) 66-99 198-297 1.5 (2) 3 (2) (6) (1) 72-99 180-248 1.5 (2) 2.5 (2) Off Off 2 (2) 3.5 (2) Off Off 44 -66 48 -66 Not usable 33(3)-38(5) 66-76 Multipliers Not usable 231-266 33(3)-42(5) Not usable 66-84 231-294 Not usable 1. Limited by the maximum PCI input frequency (66 MHz). 2. Limited by the maximum system memory interface operating frequency (100 MHz @ 300 MHz CPU). 3. Limited by the minimum memory VCO frequency (133 MHz). 4. Limited due to the maximum memory VCO frequency (372 MHz). 5. Limited by the maximum CPU operating frequency. 6. Limited by the minimum CPU VCO frequency (360 MHz). 7. Limited by the maximum CPU VCO frequency (maximum marked CPU speed X 2). 8. In clock-off mode, no clocking occurs inside the PC8245, regardless of the PCI_SYNC_IN input. 9. Range values are rounded down to the nearest whole number (decimal place accuracy removed). 10. PLL_CFG[0:4] settings not listed are reserved. 11. Multiplier ratios for this PLL_CFG[0:4] setting differ from the PC8240 and are not backward-compatible. 12. PCI_SYNC_IN range for this PLL_CFG[0:4] setting differs from or does not exist on the PC8240 and may not be fully backward-compatible. 13. Bits 7-4 of register offset <0xE2> contain the PLL_CFG[0:4] setting value. 14. In PLL bypass mode, the PCI_SYNC_IN input signal clocks the internal processor directly, the peripheral logic PLL is disabled, and the bus mode is set for 1:1 (PCI:Mem) mode operation. This mode is for hardware modeling. The AC timing specifications in this document do not apply in PLL bypass mode. 15. In dual PLL bypass mode, the PCI_SYNC_IN input signal clocks the internal peripheral logic directly, the peripheral logic PLL is disabled, and the bus mode is set for 1:1 (PCI_SYNC_IN:Mem) mode operation. In this mode, the OSC_IN input signal clocks the internal processor directly in 1:1 (OSC_IN:CPU) mode operation, and the processor PLL is disabled. The PCI_SYNC_IN and OSC_IN input clocks must be externally synchronized. This mode is for hardware modeling. The AC timing specifications in this document do not apply in dual PLL bypass mode. 16. Limited by the maximum system memory interface operating frequency (133 MHz @ 266 MHz CPU). 17. Limited by the minimum CPU operating frequency (100 MHz). 18. Limited by the minimum memory bus frequency (50 MHz). 46 0887E-HIREL-11/07 e2v semiconductors SAS 2007 PC8245 Table 3-2. PLL Configurations (333 and 350 MHz Parts) 333 MHz Part(9) PCI Clock Input (PCI_ SYNC_IN) Range(1) (MHz) Periph Logic/Mem Bus Clock Range (MHz) 350 MHz Part(9) Multipliers Clock Range (MHz) PCI Clock Input (PCI_ SYNC_IN) Range(1) (MHz) Periph Logic/Mem Bus Clock Range (MHz) CPU Clock Range (MHz) PCI to Mem (Mem VCO) Mem to CPU (CPU VCO) CPU Ref PLL_ CFG [0:4](10)(13) 0 00000(12) 25-44(16) 75-132 188-330 25-44(16) 75-132 188-330 3 (2) 2.5 (2) 1 00001(12) 25-37(5)(7) 75-111 225-333 25-38(5) 75-114 225-342 3 (2) 3 (2) 2 00010(11) 50(18)-66(1) 50-66 225-297 50(18)-66(1) 50-66 225-297 1 (4) 4.5 (2) 3 00011(11)(14) 50(17)-66(1) 50-66 100-133 50(17)-66(1) 50-66 100-133 1 (Bypass) 2 (4) 4 00100(12) 25-46(4) 50-92 100-184 25-46(4) 50-92 100-184 2 (4) 2 (4) 6 00110(15) 7 Rev B 00111(14) 7 Rev D 00111(14) 8 01000(12) 60(6)-66(1) 60-66 9 01001(12) 45(6)-66(1) A 01010(12) B Bypass 60(6)-66(1) Bypass Bypass 60(6)-66(1) 60-66 180-198 1 (Bypass) 3 (2) 25 100 350 4 (2) 3.5 (2) 180-198 60(6)-66(1) 60-66 180-198 1 (4) 3 (2) 90-132 180-264 45(6)-66(1) 90-132 180-264 2 (2) 2 (2) 25-37(5)(7) 50-74 225-333 25-38(5) 50-76 225-342 2 (4) 4.5 (2) 01011(12) 45(3)-66(1) 68-99 204-297 45(3)-66(1) 68-99 204-297 1.5 (2) 3 (2) C 01100(12) 36(6)-46(4) 72-92 180-230 36(6)-46(4) 72-92 180-230 2 (4) 2.5 (2) D 01101(12) 45(3)-63(5)(7) 68-95 238-333 45(3)-66(1) 68-99 238-347 1.5 (2) 3.5 (2) E 01110(12) 30(6)-46(4) 60-92 180-276 30(6)-46(4) 60-92 180-276 2 (4) 3 (2) F 01111(12) 25-31(5) 75-93 263-326 25-33(5) 75-99 263-347 3 (2) 3.5 (2) 10 10000(12) 30(6)-44(2) 90-132 180-264 30(6)-44(2) 90-132 180-264 3 (2) 2 (2) 11 10001(12) 25-33(2)(16) 100-132 250-330 25-33(2)(1)(6) 100-132 250-330 4 (2) 2.5 (2) 12 10010(12) 60(6)-66(1) 90-99 180-198 60(6)-66(1) 90-99 180-198 1.5 (2) 2 (2) 13 10011(12) 25-27(5) 100-108 300-324 25-29(5) 100-116 300-348 4 (2) 3 (2) 14 10100(12) 26(6)-47(4) 52-94 182-329 26(6)-47(4) 52-94 182-329 2 (4) 3.5 (2) 15 10101(12) 27(3)-33(5) 68-83 272-332 27(3)-34(5) 68-85 272-340 2.5 (2) 4 (2) 16 10110(12) 25-41(5) 50-82 200-328 25-43(5) 50-86 200-344 2 (4) 4 (2) 17 10111(12) 25-33(2) 100-132 200-264 25-33(2) 100-132 200-264 4 (2) 2 (2) 18 11000(12) 27(3)-44(5) 68-110 204-330 27(3)-46(5) 68-115 204-345 2.5 (2) 3 (2) 19 11001(12) 36(6)-66(1) 72-132 180-330 36(6)-66(1) 72-132 180-330 2 (2) 2.5 (2) 1A 11010(12) 50(18)-66(1) 50-66 200-264 50(18)-66(1) 50-66 200-264 1 (4) 4 (2) 1B 11011(12) 34(3)-55(5) 68-110 204-330 34(3)-58(5) 68-116 204-348 2 (2) 3 (2) 1C 11100(12) 44(3)-66(1) 66-99 198-297 44(3)-66(1) 66-99 198-297 1.5 (2) 3 (2) 1D 11101(12) 48(6)-66(1) 72-99 180-248 48(6)-66(1) 72-99 180-248 1.5 (2) 2.5 (2) 60-66 180-198 Not available 47 0887E-HIREL-11/07 e2v semiconductors SAS 2007 PC8245 Table 3-2. PLL Configurations (333 and 350 MHz Parts) (Continued) 333 MHz Part(9) Ref PLL_ CFG [0:4](10)(13) 1E Rev B 11110(8) 1E Rev D 11110 1F 11111(8) Notes: PCI Clock Input (PCI_ SYNC_IN) Range(1) (MHz) Periph Logic/Mem Bus Clock Range (MHz) 350 MHz Part(9) CPU Clock Range (MHz) PCI Clock Input (PCI_ SYNC_IN) Range(1) (MHz) Not usable 33(3)-47(5) 66-94 Periph Logic/Mem Bus Clock Range (MHz) Multipliers CPU Clock Range (MHz) Not usable 231-329 33(3)-50(2)(5)(7) Not usable 66-100 231-350 Not usable PCI to Mem (Mem VCO) Mem to CPU (CPU VCO) Off Off 2 (2) 3.5 (2) Off Off 1. Limited by the maximum PCI input frequency (66 MHz). 2. Limited by the maximum system memory interface operating frequency (100 MHz @ 350 MHz CPU). 3. Limited by the minimum memory VCO frequency (132 MHz). 4. Limited due to the maximum memory VCO frequency (372 MHz). 5. Limited by the maximum CPU operating frequency. 6. Limited by the minimum CPU VCO frequency (360 MHz). 7. Limited by the maximum CPU VCO frequency (Maximum marked CPU speed X 2). 8. In clock-off mode, no clocking occurs inside the MPC8245, regardless of the PCI_SYNC_IN input. 9. Range values are rounded down to the nearest whole number (decimal place accuracy removed). 10. PLL_CFG[0:4] settings not listed are reserved. 11. Multiplier ratios for this PLL_CFG[0:4] setting differ from or do not exist on the MPC8240 and are not backward-compatible. 12. PCI_SYNC_IN range for this PLL_CFG[0:4] setting differs from the MPC8240 and may not be fully backward-compatible. 13. Bits 7-4 of register offset <0xE2> contain the PLL_CFG[0:4] setting value. 14. In PLL bypass mode, the PCI_SYNC_IN input signal clocks the internal processor directly, the peripheral logic PLL is disabled, and the bus mode is set for 1:1 (PCI:Mem) mode operation. This mode is for hardware modeling. The AC timing specifications in this document do not apply in PLL bypass mode. 15. In dual PLL bypass mode, the PCI_SYNC_IN input signal clocks the internal peripheral logic directly, the peripheral logic PLL is disabled, and the bus mode is set for 1:1 (PCI_SYNC_IN:Mem) mode operation. In this mode, the OSC_IN input signal clocks the internal processor directly in 1:1 (OSC_IN:CPU) mode operation, and the processor PLL is disabled. The PCI_SYNC_IN and OSC_IN input clocks must be externally synchronized. This mode is for hardware modeling. The AC timing specifications in this document do not apply in dual PLL bypass mode. 16. Limited by the maximum system memory interface operating frequency (133 MHz @ 333 MHz CPU). 17. Limited by the minimum CPU operating frequency (100 MHz). 18. Limited by the minimum memory bus frequency (50 MHz). 48 0887E-HIREL-11/07 e2v semiconductors SAS 2007 PC8245 3.4 System Design This section provides electrical and thermal design recommendations for successful application of the PC8245. 3.4.1 PLL Power Supply Filtering The AVDD and AVDD2 power signals on the PC8245 provide power to the peripheral logic/memory bus PLL and the PC603e processor PLL. To ensure stability of the internal clocks, the power supplied to the AVDD and AVDD2 input signals should be filtered of any noise in the 500 kHz to 10 MHz resonant frequency range of the PLLs. Two separate circuits similar to the one shown in Figure 3-2 using surface mount capacitors with minimum effective series inductance (ESL) is recommended for AVDD and AVDD2 power signal pins. Consistent with the recommendations of Dr. Howard Johnson in High Speed Digital Design: A Handbook of Black Magic (Prentice Hall, 1993), using multiple small capacitors of equal value is recommended over using multiple values. Place the circuits as closely as possible to the respective input signal pins to minimize noise coupled from nearby circuits. Routing from the capacitors to the input signal pins should be as direct as possible with minimal inductance of vias. Figure 3-2. PLL Power Supply Filter Circuit 10 k VDD AVDD, AVDD2 2.2 F 2.2 F Low ESL surface mount capacitors GND 3.4.2 Decoupling Recommendations Due to its dynamic power management feature, large address and data buses, and high operating frequencies, the PC8245 can generate transient power surges and high frequency noise in its power supply, especially while driving large capacitive loads. This noise must be prevented from reaching other components in the PC8245 system, and the PC8245 itself requires a clean, tightly regulated source of power. Therefore, place at least one decoupling capacitor at each VDD, OVDD, GVDD, and LVDD pin. These decoupling capacitors should receive their power from dedicated power planes in the PCB, with short traces to minimize inductance. These capacitors should have a value of 0.1 F. Only ceramic SMT (surface mount technology) capacitors should be used to minimize lead inductance, preferably 0508 or 0603, oriented such that connections are made along the length of the part. In addition, several bulk storage capacitors should be distributed around the PCB, feeding the VDD, OVDD, GVDD, and LVDD planes, to enable quick recharging of the smaller chip capacitors. These bulk capacitors should have a low ESR (equivalent series resistance) rating to ensure the quick response time necessary. They should also be connected to the power and ground planes through two vias to minimize inductance. Suggested bulk capacitors: 100-330 F (AVX TPS tantalum or Sanyo OSCON). 3.4.3 Connection Recommendations To ensure reliable operation, connect unused inputs to an appropriate signal level. Tie unused active-low inputs to OVDD. Connect unused active-high inputs tie to GND. All NC signals must remain unconnected. Power and ground connections must be made to all external VDD, OVDD, GVDD, LVDD, and GND pins. The PCI_SYNC_OUT signal is to be routed halfway out to the PCI devices and returned to the PCI_SYNC_IN input of the PC8245. 49 0887E-HIREL-11/07 e2v semiconductors SAS 2007 PC8245 The SDRAM_SYNC_OUT signal is to be routed halfway out to the SDRAM devices and then returned to the SDRAM_SYNC_IN input of the PC8245. The trace length can be used to skew or adjust the timing window as needed. See the Tundra Tsi107TM Design Guide (AN1849) and Freescale application notes AN2164, PC8245/PC8241 Memory Clock Design Guidelines: Part 1 and AN2746, PC8245/PC8241 Memory Clock Design Guidelines: Part 2 for details. Note that there is an SDRAM_SYNC_IN to PCI_SYNC_IN time requirement (refer to Table 2-6 on page 32 for the input AC timing specifications). 3.4.4 Pull-up/Pull-down Resistor Requirements The data bus input receivers are normally turned off when no read operation is in progress; therefore, they do not require pull-up resistors on the bus. The data bus signals are: MDH[0:31], MDL[0:31], and PAR[0:7]. If the 32-bit data bus mode is selected, the input receivers of the unused data and parity bits (MDL[0:31] and PAR[4:7]) are disabled, and their outputs drive logic zeros when they would otherwise normally be driven. For this mode, these pins do not require pull-up resistors and should be left unconnected to minimize possible output switching. The TEST0 pin requires a pull-up resistor of 120 or less connected to OVDD. RTC should have weak pull-up resistors (2-10 k) connected to GVDD. The following signals should be pulled up to OVDD with weak pull-up resistors (2-10 k): SDA, SCL, SMI, SRESET/SDMA12, TBEN/SDMA13, CHKSTOP_IN/SDMA14, TRIG_IN/RCS2, INTA, QACK/DA0 and DRDY. Note that QACK/DA0 should be left without a pull-up resistor only if an external clock is used because this signal enables internal clock flipping logic when it is low on reset, which is necessary when the PLL[0:4] signals select a half-clock frequency ratio and an external PLL is used to drive the SDRAM device. It is recommended that the following PCI control signals be pulled up to LVDD (the clamping voltage) with weak pull-up resistors (2-10 k): DEVSEL, FRAME, IRDY, LOCK, PERR, SERR, STOP, and TRDY. The resistor values may need to be adjusted stronger to reduce induced noise on specific board designs. The following pins have internal pull-up resistors enabled at all times: REQ[3:0], REQ4/DA4, TCK, TDI, TMS, and TRST. See Table 1-1 on page 6. The following pins have internal pull-up resistors enabled only while device is in the reset state: GNT4/DA5, MDL0, FOE, RCS0, SDRAS, SDCAS, CKE, AS, MCP, MAA[0:2], and PMAA[0:2]. See Table 1-1 on page 6. The following pins are reset configuration pins: GNT4/DA5, MDL[0], FOE, RCS0, CKE, AS, MCP, QACK/DA0, MAA[0:2], PMAA[0:2], SDMA[1:0], MDH[16:31], and PLL_CFG[0:4]/DA[10:15]. These pins are sampled during reset to configure the device. The PLL_CFG[0:4] signals are sampled a few clocks after the negation of HRST_CPU and HRST_CTRL. Reset configuration pins should be tied to GND via 1 k pull-down resistors to ensure a logic 0 level is read into the configuration bits during reset if the default logic 1 level is not desired. Any other unused active low input pins should be tied to a logic-one level through weak pull-up resistors (2-10 k) to the appropriate power supply listed in Table 1-1 on page 6. Unused active high input pins should be tied to GND through weak pull-down resistors (2-10 k). 50 0887E-HIREL-11/07 e2v semiconductors SAS 2007 PC8245 3.4.5 PCI Reference Voltage - LVDD The PC8245 PCI reference voltage (LVDD) pins should be connected to a 3.3 0.3V power supply if interfacing the PC8245 into a 3.3V PCI bus system. Similarly, the LVDD pins should be connected to a 5.0V 5% power supply if interfacing the PC8245 into a 5V PCI bus system. For either reference voltage, the MPC8245 always performs 3.3V signaling as described in the PCI Local Bus Specification (Rev. 2.2). The PC8245 tolerates 5V signals when interfaced into a 5V PCI bus system. 3.4.6 PC8245 Compatibility with PC8240 The PC8245 AC timing specifications are backward-compatible with those of the PC8240, except for the requirements of item 11 in Table 2-6 on page 32. Timing adjustments are needed as specified for Tos (SDRAM_SYNC_IN to sys_logic_clk offset) time requirements. The PC8245 does not support the SDRAM flow-through memory interface. The nominal core VDD power supply changes from 2.5V on the PC8240 to 1.8/2.0V on the PC8245. See Table 1-3 on page 11. For example, the PC8245 PLL_CFG[0:4] setting 0x02 (0b00010) has a different PCI-to-Mem and Memto-CPU multiplier ratio than the same setting on the PC8240, so it is not backward-compatible. See Table 3-1 on page 45. Most of the PC8240 PLL_CFG[0:4] settings are subsets of the PCI_SYNC_IN input frequency range accepted by the PC8245. However, the parts are not fully backward-compatible since the ranges of the two parts do not always match. Modes 0x8 and 0x18 of the PC8245 are not compatible with settings 0x8 and 0x18 on the PC8240. See Table 3-1 and Table 3-2 on page 47. Two reset configuration signals on the PC8245 are not used as reset configuration signals on the PC8240: SDMA0 and SDMA1. The SDMA0 reset configuration pin selects between the PC8245 DUART and the PC8240 backwardcompatible mode PCI_CLK[0:4] functionality on these multiplexed signals. The default state (logic 1) of SDMA0 selects the PC8240 backward-compatible mode of PCI_CLK[0:4] functionality while a logic 0 state on the SDMA0 signal selects DUART functionality. In DUART mode, four of the five PCI clocks, PCI_CLK[0:3], are not available. The SDMA1 reset configuration pin selects between PC8245 extended ROM functionality and PC8240 backward-compatible functionality on the multiplexed signals: TBEN, CHKSTOP_IN, SRESET, TRIG_IN, and TRIG_OUT. The default state (logic 1) of SDMA1 selects the PC8240 backward-compatible mode functionality, while a logic 0 state on the SDMA1 signal selects extended ROM functionality. In extended ROM mode, the TBEN, CHKSTOP_IN, SRESET, TRIG_IN, and TRIG_OUT functionalities are not available. The driver names and pin capability of the PC8245 and the PC8240 differ slightly. Refer to the drive capability table (for the ODCR register at 0x73) in the PC8240 Integrated Processor Hardware Specifications and Table 2-2 on page 24. The programmable PCI output valid and output hold feature controlled by bits in the power management configuration register 2 (PMCR2) <0x72> differs slightly in the PC8245. For the PC8240, three bits, PMCR2[6:4] = PCI_HOLD_DEL, are used to select 1 of 8 possible PCI output timing configurations. PMCR2[6:5] are software-controllable but are initially set by the reset configuration state of the MCP and CKE signals, respectively. Software can change PMCR2[4]. The default configuration for PMCR2[6:4] = 0b110 since the MCP and CKE signals have internal pull-up resistors, but this default configuration does not select 33- or 66-MHz PCI operation output timing parameters for the PC8240. 51 0887E-HIREL-11/07 e2v semiconductors SAS 2007 PC8245 Software makes this selection. For the PC8245, only two bits in the power management configuration register 2 (PMCR2), PMCR2[5:4] = PCI_HOLD_DEL, control the variable PCI output timing. PMCR2[5:4] are software controllable but are initially set by the inverted reset configuration state of the MCP and CKE signals, respectively. The default configuration for PMCR2[5:4] = 0b00 since the MCP and CKE signals have internal pull-up resistors and the values from these signals are inverted; this default configuration selects 66 MHz PCI operation output timing parameters. There are four programmable PCI output timing configurations on the PC8245. See Table 2-7 on page 34. Voltage sequencing requirements for the PC8245 are similar to those for the PC8240, with two exceptions in the PC8245. In the PC8245, the non-PCI input voltages (VIN) must not be greater than GVDD or OVDD by more than 0.6V at all times, including during power-on reset (see Caution 5 in Table 1-3 on page 11). Second, LVDD must not exceed OVDD by more than 3.0V at any time, including during poweron reset (see Caution 10 in Table 1-3); the allowable separation between LVDD and OVDD is 3.6V for the PC8240. There is no LAVDD input voltage supply signal on the PC8245 since the SDRAM clock delay-locked loop (DLL) has power supplied internally. Signal D17 should be treated as a NC for the PC8245. Application note AN2128 highlights the differences between the PC8240 and the PC8245. 3.4.7 JTAG Configuration Signals Boundary scan testing is enabled through the JTAG interface signals. The TRST signal is optional in the IEEE 1149.1 specification but is provided on all processors that implement the Power Architecture technology. While the TAP controller can be forced to the reset state using only the TCK and TMS signals, more reliable power-on reset performance can be obtained if the TRST signal is asserted during poweron reset. Because the JTAG interface is also used for accessing the common on-chip processor (COP) function, simply tying TRST to HRESET is not practical. The COP function of these processors allows a remote computer system (typically, a PC with dedicated hardware and debugging software) to access and control the internal operations of the processor. The COP interface connects primarily through the JTAG, with additional status monitoring signals. The COP port must independently assert HRESET or TRST to control the processor. If the target system has independent reset sources, such as voltage monitors, watchdog timers, power supply failures, or pushbutton switches, the COP reset signals must be merged into these signals with logic. The arrangement shown in Figure 3-3 on page 53 allows the COP port to independently assert HRESET or TRST, while ensuring that the target can drive HRESET as well. If the JTAG interface and COP header will not be used, TRST should be tied to HRESET through a 0-Y isolation resistor so that it is asserted when the system reset signal (HRESET) is asserted, ensuring that the JTAG scan chain is initialized during power-on. Although Freescale recommends that the COP header be designed into the system as shown in Figure 3-3, if this is not possible, the isolation resistor will allow future access to TRST in the case where a JTAG interface may need to be wired onto the system in debug situations. The COP interface has a standard header for connection to the target system based on the 0.025" square-post, 0.100" centered header assembly (often called a Berg header). Typically, pin 14 is removed as a connector key. There is no standardized way to number the COP header shown in Figure 3-3. Consequently, different emulator vendors number the pins differently. Some pins are numbered top-to-bottom and left-to-right while others use left-to-right then top-to-bottom and still others number the pins counter clockwise from pin 1 (as with an IC). Regardless of the numbering, the signal placement recommended in Figure 3-3 is common to all known emulators. 52 0887E-HIREL-11/07 e2v semiconductors SAS 2007 PC8245 Figure 3-3. COP Connector Diagram PC8245 From Target Board Sources (if any) SRESET 5 SRESET 5 HRESET 7 13 11 HRST_CPU COP_HRESET 10 k SRESET 5 10 k 10 k HRST_CTRL OVDD OVDD OVDD 10 k 0 4 1 2 3 4 6 6 2 7 8 9 10 11 12 KEY 13 No pin 15 16 COP Connector Physical Pin Out 5 15 Key 14 4 8 9 1 3 OVDD TRST 7 COP_TRST VDD_SENSE 1k 10 k OVDD OVDD 10 k 3 COP Header 5 8 10 k CHKSTOP_IN 6 TMS TDO OVDD OVDD CHKSTOP_IN 6 TMS TDO TDI TCK 7 TDI TCK 2 NC 10 NC 12 NC QACK 1 16 Notes: 1. QACK is an output and is not required at the COP header for emulation. 2. RUN/STOP normally found on pin 5 of the COP header is not implemented on the PC8245. Connect pin 5 of the COP header to OVDD with a 1 k pull-up resistor. 3. CKSTP_OUT normally on pin 15 of the COP header is not implemented on the PC8245. Connect pin 15 of the COP header to OVDD with a 10 k pull-up resistor. 4. Pin 14 is not physically present on the COP header. 5. SRESET functions as output SDMA12 in extended ROM mode. 6. CHKSTOP_IN functions as output SDMA14 in extended ROM mode. 7. The COP port and target board should be able to independently assert HRESET and TRST to the processor to control the processor as shown. 8. If the JTAG interface is implemented, connect HRESET from the target source to TRST from the COP header through an AND gate to TRST of the part. If the JTAG interface is not implemented, connect HRESET from the target source to TRST of the part through a 0- isolation resistor. 53 0887E-HIREL-11/07 e2v semiconductors SAS 2007 PC8245 4. Definitions 4.1 Life Support Applications These products are not designed for use in life support appliances, devices or systems where malfunction of these products can reasonably be expected to result in personal injury. e2v customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify e2v for any damages resulting from such improper use or sale. 5. Ordering Information xx 8245 M Temperature Product Part (1) (1) Identifier Range T Code CASE PC(X) Notes: (2) 8245 M: -55 C, +125 C TP U Package (1) Screening Level TP: TBGA U: Upscreening nnn D Max internal Revision processor speed (1) (1) Level (MHz) 300 333 350 D 1. For availability of the different versions, contact your local e2v sales office. 2. The letter X in the part number designates a "Prototype" product that has not been qualified by e2v. Reliability of a PCX part-number is not guaranteed and such part-number shall not be used in Flight Hardware. Product changes may still occur while shipping prototypes. 54 0887E-HIREL-11/07 e2v semiconductors SAS 2007 PC8245 6. Document Revision History Table 6-1 provides a revision history for this hardware specification. Table 6-1. Document Revision History Rev. No Date 0887E 11/2007 Name change from Atmel to e2v Ordering information update (P/N 350 MHz added) 2171D 06/2004 Product specification release subsequent to product qualification 2171C - Substantive Change(s) Globally changed EPIC to PIC Section "Output Driver Characteristic" on page 24 - Note 5: Changed register reference from 0x72 to 0x73 Section "Power Characteristics" on page 23 - Table 1-5: Updated power dissipation numbers based on latest characterization data Section "Thermal Characteristics" on page 15 - Table 1-4 on page 15: Updated table to show more thermal specifications. Section "AC Electrical Characteristics" on page 25 - Table 2-3 on page 25: Updated minimum memory bus value to 50 MHz. Section "Clock AC Specifications" on page 26: Changed equations for DLL locking range based on characterization data. Added updates and reference to AN2164 for note 6. Added table defining Tdp parameters. Labeled N value in Figure 2-2 on page 28 through Figure 2-5 on page 31. Section "Input AC Timing Specifications" on page 32 - Table 2-6 on page 32: Changed bit definitions for tap points. Updated note on Tos and added reference to AN2164 for note 7. Updated Figure 2-6 on page 33 to show significance of Tos. Section "I2C AC Timing Specifications" on page 37: Added column for SDRAM_CLK at 133 MHz Sections "Package Parameters" on page 43 and "Pin Assignments and Package Dimensions" on page 44: Corrected packaging information to state TBGA packaging. Section "Pinout Listing" on page 6: Corrected some signals in Table 2-12 on page 41 which were missing overbars in the Rev 1.0 release of the document. Section "PLL Configuration" on page 45: Updated note 10 of Table 3-1 on page 45 and Table 3-2 on page 47. Section "Decoupling Recommendations" on page 49: Changed sentence recommendation regarding decoupling capacitors. Section "Ordering Information": Updated format of tables in Ordering Information section. 55 0887E-HIREL-11/07 e2v semiconductors SAS 2007 PC8245 Table 6-1. Rev. No Document Revision History (Continued) Date Substantive Change(s) Updated document template. 2171B 01/2003 Section "Output Driver Characteristic" on page 24: Changed the driver type names in Table 1-4 on page 15 to match with the names used in the "MPC8245 User's Manual". Section "Pinout Listing" on page 6: Updated driver type names for signals in Table 1-1 on page 6 to match with names used in the "MPC8245 Integrated Processor User's Manual". Section "Recommended Operating Conditions" on page 11: Updated Table 2-3 on page 25 to refer to new PLL Tables for VCO limits. Section "Output AC Timing Specification" on page 34: Added item 12e to Table 2-7 on page 34 for SDRAM_SYNC_IN to Output Valid timing. Section "Package Parameters" on page 43: Updated Solder Balls information to 62Sn/36PB/2Ag. Section "PLL Configuration" on page 45: Updated PLL Table 3-1 on page 45 and Table 3-2 on page 47 and appropriate notes to reflect changes of VCO ranges for memory and CPU frequencies. Section "System Design" on page 49: Updated voltage sequencing requirements in Table "Recommended Operating Conditions(1)" on page 11 and removed Section "Decoupling Recommendations" on page 49. Section "JTAG Configuration Signals" on page 52: Updated TRST information and Figure 3-3 on page 53. New Section "Decoupling Recommendations" on page 49: Updated the range of I/O power consumption numbers for OVDD and GVDD to correct values as in Table 1-5 on page 23. Updated fastest frequency combination to 66:100:350 MHz. Section "Thermal Management Information" on page 16: Updated list for Heat Sink and Thermal Interface vendors. Section "Ordering Information" on page 54: Changed format of Ordering Information section. Added tables to reflect part number specifications also available. 2171A 01/2003 Initial revision. 56 0887E-HIREL-11/07 e2v semiconductors SAS 2007 PC8245 Table of Contents Features .................................................................................................... 1 Description ............................................................................................... 1 Screening/Quality/Packaging ................................................................. 1 1 General Description ................................................................................. 2 1.1 Block Diagram ........................................................................................................ 2 1.2 General Parameters ............................................................................................... 3 1.3 Features ................................................................................................................. 4 1.4 Pinout Listing........................................................................................................... 6 1.5 Electrical and Thermal Characteristics .................................................................11 1.5.1 DC Electrical Characteristics ..................................................................... 11 1.6 Absolute Maximum Ratings .................................................................................. 11 1.7 Recommended Operating Conditions .................................................................. 11 1.8 Thermal Characteristics ....................................................................................... 15 1.8.1 Thermal Management Information ............................................................ 16 1.8.2 Internal Package Conduction Resistance .................................................. 19 1.8.3 Adhesives and Thermal Interface Materials .............................................. 19 1.9 Power Characteristics .......................................................................................... 23 2 DC Electrical Characteristics ................................................................ 24 2.1 Output Driver Characteristic ................................................................................. 24 2.2 AC Electrical Characteristics ................................................................................ 25 2.2.1 Clock AC Specifications ............................................................................ 26 2.2.2 Input AC Timing Specifications .................................................................. 32 2.2.3 Output AC Timing Specification .................................................................34 2.2.4 I2C AC Timing Specifications ..................................................................... 37 2.3 I2C ........................................................................................................................ 38 2.3.1 I2C DC Electrical Characteristics ............................................................... 38 2.3.2 I2C AC Electrical Specifications .................................................................38 2.3.3 PIC Serial Interrupt Mode AC Timing Specifications ................................. 39 2.3.4 IEEE 1149.1 (JTAG) AC Timing Specifications ......................................... 41 3 Package Description ............................................................................. 43 3.1 Package Parameters ............................................................................................ 43 3.2 Pin Assignments and Package Dimensions ......................................................... 44 i 0887E-HIREL-11/07 e2v semiconductors SAS 2007 PC8245 3.3 PLL Configuration ................................................................................................. 45 3.4 System Design ..................................................................................................... 49 3.4.1 PLL Power Supply Filtering ....................................................................... 49 3.4.2 Decoupling Recommendations .................................................................. 49 3.4.3 Connection Recommendations .................................................................49 3.4.4 Pull-up/Pull-down Resistor Requirements ................................................. 50 3.4.5 PCI Reference Voltage - LVDD .................................................................. 51 3.4.6 PC8245 Compatibility with PC8240 ........................................................... 51 3.4.7 JTAG Configuration Signals ...................................................................... 52 4 Definitions .............................................................................................. 54 4.1 Life Support Applications ...................................................................................... 54 5 Ordering Information ............................................................................. 54 6 Document Revision History .................................................................. 55 Table of Contents ...................................................................................... i ii 0887E-HIREL-11/07 e2v semiconductors SAS 2007 How to reach us Home page: www.e2v.com Sales Office: Americas Northern Europe e2v inc. e2v ltd 4 Westchester Plaza 106 Waterhouse Lane Elmsford Chelmsford NY 10523-1482 Essex CM1 2QU USA England Tel: +1 (914) 592 6050 Tel: +44 (0)1245 493493 Fax:: +1 (914) 592-5148 Fax: +44 (0)1245 492492 E-Mail: enquiries-na@e2v.com E-Mail: enquiries@e2v.com Asia Pacific Southern Europe e2v ltd e2v sas 11/F, 16 Burospace Onfem Tower, F-91572 Bievres 29 Wyndham Street,Central, Cedex Hong Kong France Tel: +33 (0) 1 60 19 55 00 Fax:+33 (0) 1 60 19 55 29 Tel: +852 3679 364 8/9 Fax: +852 3583 1084 E-Mail: enquiries-ap@e2v.com E-Mail: enquiries-fr@e2v.com Product Contact: Germany and Austria e2v gmbh Industriestrae 29 82194 Grobenzell Germany Tel: +49 (0) 842 410 570 Fax:: +49 (0) 842 284 547 e2v Avenue de Rochepleine BP 123 - 38521 Saint-Egreve Cedex France Tel: +33 (0)4 76 58 30 00 Hotline: std-hotline@e2v.com E-Mail: enquiries-de@e2v.com e2v semiconductors SAS 2007 0887E-HIREL-11/07