SY89846U 1.5GHz Precision, LVPECL 1:5 Fanout with 2:1 MUX and Fail Safe Input with Internal Termination Precision Edge(R) General Description The SY89846U is a 2.5/3.3V, 1:5 LVPECL fanout buffer with a 2:1 differential input multiplexer (MUX). A unique Fail-Safe Input (FSI) protection prevents metastable output conditions when the selected input clock fails to a DC voltage (voltage between the pins of the differential input drops significantly below 100mV). The differential input includes Micrel's unique, 3-pin internal termination architecture that can interface to any differential signal (AC- or DC-coupled) as small as 100mV (200mVPP) without any level shifting or termination resistor networks in the signal path. The outputs are 800mV, LVPECL with fast rise/fall times guaranteed to be less than 250ps. The SY89846U operates from a 2.5V 5% or 3.3V 10% supply and is guaranteed over the full industrial temperature range of -40C to +85C. The SY89846U is part of Micrel's high-speed, Precision Edge(R) product line. All support documentation can be found on Micrel's web site at: www.micrel.com. Functional Block Diagram Precision Edge(R) Features * Selects between two inputs, and provides 5 precision LVPECL copies * Fail-Safe Input - Prevents outputs from oscillating when input is invalid * Guaranteed AC performance over temperature and supply voltage: - DC-to >1.5GHz throughput - < 900ps Propagation Delay (IN-to-Q) - < 250ps Rise/Fall times * Ultra-low jitter design: - <1psRMS random jitter - <1psRMS cycle-to-cycle jitter - <10psPP total jitter (clock) - <0.7psRMS MUX crosstalk induced jitter * Unique, patented MUX input isolation design minimizes adjacent channel crosstalk * Unique patented internal termination and VT pin accepts DC- and AC-coupled inputs (CML, PECL, LVDS) * Wide input voltage range. VCC to GND * 2.5V 5% or 3.3 10% supply voltage * -40C to +85C industrial temperature range * Available in 32-pin (5mm x 5mm) MLF(R) package Applications * Fail-safe clock protection * SONET clock distribution * Backplane distribution Markets * * * * LAN/WAN Enterprise servers ATE Test and measurement Precision Edge is a registered trademark of Micrel, Inc. MLF and MicroLeadFrame are registered trademarks of Amkor Technology Micrel Inc. * 2180 Fortune Drive * San Jose, CA 95131 * USA * tel +1 (408) 944-0800 * fax + 1 (408) 474-1000 * http://www.micrel.com July 2011 M9999-071811B hbwhelp@micrel.com or (408) 955-1690 Micrel, Inc. SY89846U Ordering Information(1) Part Number Package Type Operating Range SY89846UMG MLF-32 SY89846UMGTR(2) MLF-32 Package Marking Lead Finish Industrial SY89846U with Pb-Free bar-line Indicator NiPdAu Pb-Free Industrial SY89846U with Pb-Free bar-line Indicator NiPdAu Pb-Free Notes: 1. Contact factory for die availability. Dice are guaranteed at TA = 25C, DC Electricals Only. 2. Tape and Reel. Pin Configuration 32-Pin MLF(R) (MLF-32) July 2011 2 M9999-071811B hbwhelp@micrel.com or (408) 955-1690 Micrel, Inc. SY89846U Pin Description Pin Number Pin Name Pin Function VT0, VT1 Input Termination Center-Tap: Each side of a differential input pair terminates to the VT pin. The VT pin provides a center-tap for each input (IN, /IN) to a termination network for maximum interface flexibility. See "Input Interface Applications" subsection. 2, 3 6, 7 IN0, /IN0 IN1, /IN1 Differential Inputs: These input pairs are the differential signal inputs to the device. These inputs accept AC- or DC-coupled signals as small as 100mV. The input pairs internally terminate to a VT pin through 50. Each input has level shifting resistors of 3.72k to VCC. This allows a wide input voltage range from VCC to GND. See Figure 3a, Simplified Differential Input Stage for details. Note that these inputs will default to a valid (either HIGH or LOW) state if left open. See "Input Interface Applications" subsection. 10, 11, 30, 31 GND, Exposed Pad 1,8 Ground. Exposed pad must be connected to a ground plane that is the same potential as the ground pins. 4 OE Single-Ended Input: This TTL/CMOS input disables and enables the Q0-Q4 outputs. It is internally connected to a 25k pull-up resistor and will default to a logic HIGH state if left open. When disabled, Q goes LOW and /Q goes HIGH. OE being synchronous, outputs will be enabled/disabled following a rising and a falling edge of the input clock. VTH = VCC/2. 5 SEL Single-Ended Input: This single-ended TTL/CMOS-compatible input selects the inputs to the multiplexer. Note that this input is internally connected to a 25k pullup resistor and will default to logic HIGH state if left open. VTH = VCC/2. 9, 32 VREF-AC1 VREF-AC0 Reference Voltage: These outputs bias to VCC-1.2V. They are used for ACcoupling inputs IN and /IN. Connect VREF-AC directly to the corresponding VT pin. Bypass with 0.01F low ESR capacitor to VCC. Due to limited drive capability, the VREF-AC pin is only intended to drive its respective VT pin. Maximum sink/source current is 0.5mA. See "Input Interface Applications" subsection. 12, 13, 16, 19, 22, 25, 28, 29 VCC Positive Power Supply: Bypass with 0.1F||0.01F low ESR capacitors as close to the VCC pins as possible. 27, 26 24, 23 21, 20 18, 17 15, 14 Q0, /Q0 Q1, /Q1 Q2, /Q2 Q3, /Q3 Q4, /Q4 LVPECL Differential Output Pairs: Differential buffered output copies of the selected input signal. The output swing is typically 800mV. Unused output pairs may be left floating with no impact on jitter. See "LVPECL Output Termination" subsection. Normally terminated with 50 to VCC-2V. These differential LVPECL outputs are a logic function of the IN0, IN1, and SEL inputs. See "Truth Table" below. Truth Table Inputs July 2011 Outputs IN0 /IN0 IN1 /IN1 SEL Q /Q 0 1 X X 0 0 1 1 0 X X 0 1 0 X X 0 1 1 0 1 X X 1 0 1 1 0 3 M9999-071811B hbwhelp@micrel.com or (408) 955-1690 Micrel, Inc. SY89846U Absolute Maximum Ratings(1) Operating Ratings (2) Supply Voltage (VCC) .......................... -0.5V to +4.0V Input Voltage (VIN) ..................................-0.5V to VCC LVPECL Output Current (IOUT) Continuous ................................................. 50mA Surge........................................................ 100mA Current (VT) Source or sink on VT pin........................ 100mA Input Current Source or sink current on (IN, /IN) ........... 50mA Current (VREF) Source or sink current on VREF-AC(4) ......... 0.5mA Maximum operating Junction Temperature .....125C Lead Temperature (soldering, 20sec.) .............260C Storage Temperature (Ts)................-65C to +150C Supply Voltage (VCC) ..................+2.375V to +2.625V .....................................................+3.0V to +3.6V Ambient Temperature (TA)................ -40C to +85C Package Thermal Resistance(3) MLF(R) ( JA) Still-Air ..................................................... 50C/W MLF(R) ( JB) Junction-to-Board .................................... 31C/W DC Electrical Characteristics (5) TA = -40C to +85C, unless otherwise stated. Symbol Parameter VCC Power Supply Voltage ICC Power Supply Current RIN Input Resistance (IN-to-VT) RDIFF_IN Condition Min Typ Max Units 2.375 3.0 2.5 3.3 2.625 3.6 V V 60 75 mA 45 50 55 Differential Input Resistance (IN-to-/IN) 90 100 110 VIH Input HIGH Voltage (IN, /IN) 0.1 VCC V VIL Input LOW Voltage (IN, /IN) 0 VIH-0.1 V VIN Input Voltage Swing (IN, /IN) See Figure 2a. Note 6 0.1 1.0 V VDIFF_IN Differential Input Voltage Swing |IN-/IN| See Figure 2b. 0.2 1.9 V VIN_FSI Input Voltage Threshold that Triggers FSI 30 100 mV VREF-AC Output Reference Voltage VCC-1.2 VCC-1.1 V VT_IN Voltage from Input to VT 1.28 V No load, max VCC IVREF-AC = + 0.5mA VCC-1.3 Notes: 1. Permanent device damage may occur if absolute maximum ratings are exceeded. This is a stress rating only and functional operation is not implied at conditions other than those detailed in the operational sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. 2. The data sheet limits are not guaranteed if the device is operated beyond the operating ratings. 3. Package thermal resistance assumes exposed pad is soldered (or equivalent) to the devices most negative potential on the PCB. JA and JB values are determined for a 4-layer board in still air unless otherwise stated. 4. Due to the limited drive capability, use for input of the same package only. 5. The circuit is designed to meet the DC specifications shown in the above table after thermal equilibrium has been established. 6. VIN (max) is specified when VT is floating. July 2011 4 M9999-071811B hbwhelp@micrel.com or (408) 955-1690 Micrel, Inc. SY89846U LVPECL Outputs DC Electrical Characteristics (7) VCC = 2.5V 5% or 3.3V 10%; RL = 50 to VCC-2V; TA = -40C to + 85C, unless otherwise stated. Symbol Parameter Condition VOH Output HIGH Voltage Q, /Q Min Typ VCC-1.145 Max VCC-0.895 VOL Output LOW Voltage Q, /Q VCC-1.945 VOUT Output Voltage Swing See Figure 2a. 550 800 VCC-1.695 VDIFF_OUT Differential Output Voltage Swing See Figure 2b. 1100 1600 950 Units V V mV mV LVTTL/CMOS DC Electrical Characteristics(7) VCC = 2.5V 5% or 3.3V 10%; TA = -40C to + 85C, unless otherwise stated. Symbol Parameter VIH Input HIGH Voltage Condition Min Typ Max 2.0 VIL Input LOW Voltage IIH Input HIGH Current -125 IIL Input LOW Current -300 Units V 0.8 V 30 A A Note: 7. The circuit is designed to meet the DC specifications shown in the above table after thermal equilibrium has been established. July 2011 5 M9999-071811B hbwhelp@micrel.com or (408) 955-1690 Micrel, Inc. SY89846U AC Electrical Characteristics (8) VCC = 2.5V 5% or 3.3V 10%; RL = 50 to VCC-2V; Input tr/tf < 300ps; TA = -40C to + 85C, unless otherwise stated. Symbol Parameter Condition Min Typ fMAX Maximum Operating Frequency VOUT 400mV, VIN 200mV 1.5 2.0 GHz VOUT 400mV, VIN 100mV 1.0 1.5 GHz IN-to-Q 100mV < VIN 200mV, Note 9 600 850 1100 ps IN-to-Q 200mV < VIN 800mV, Note 9 400 700 900 ps SEL-to-Q VTH = VCC/2 350 600 800 ps tpd Max Units Differential Propagation Delay tS OE Set-up Time OE-to-IN Note 10 300 ps tH OE Hold Time IN-to-OE Note 10 800 ps tSKEW Output-to-Output Skew tJITTER tr, tf Note 11 7 20 ps Input-to-Input Skew Note 12 5 15 ps Part-to-Part Skew Note 13 300 ps Random Jitter Note 14 1 psRMS Cycle-to-Cycle Jitter Note 15 1 psRMS Total Jitter Note 16 10 psPP Crosstalk-Induced Jitter Note 17 0.7 psRMS Output Rise/Fall Time (20% to 80%) At full output swing. 110 250 ps Duty Cycle VIN > 200mV 47 53 % 100mV < VIN 200mV 45 55 % Clock 170 Notes: 8. High-frequency AC-parameters are guaranteed by design and characterization. 9. Propagation delay is measured with input tr, tf 300ps (20% to 80%). The propagation delay is a function of the rise and fall times at IN. See "Typical Operating Characteristics" for details. 10. Set-up and hold times apply to synchronous applications that intend to enable/disable before the next clock cycle. For asynchronous applications, set-up and hold do not apply. 11. Output-to-Output skew is measured between two different outputs under identical transitions. 12. Input-to-Input skew is the time difference between the two inputs to one output, under identical input transitions. 13. Part-to-Part skew is defined for two parts with identical power supply voltages at the same temperature and with no skew of the edges at the respective inputs. 14. Random Jitter is measured with a K28.7 character pattern, measured at