FAN4800 — Low Startup Current PFC/PWM Controller Combinations
© 2005 Fairchild Semiconductor Corporation www.fairchildsemi.com
FAN4800 Rev. 1.0.6 9
Functional Description
The FAN4800 consists of an average-current controlled,
continuous boost Power Factor Correction (PFC) front-
end and a synchronized Pulse Width Modulator (PWM)
back-end. The PWM can be used in either current or
voltage mode. In voltage mode, feed forward from the
PFC output bus can be used to improve the PWM’s line
regulation. In either mode, the PWM stage uses conven-
tional trailing-edge, duty-cycle modulation. This propri-
etary leading/trailing edge modulation results in a higher
usable PFC error amplifier bandwidth and can signifi-
cantly reduce the size of the PFC DC bus capacitor.
The synchronization of the PWM with the PFC simplifies
the PWM compensation due to the controlled ripple on
the PFC output capacitor (the PWM input capacitor). The
PWM section of the FAN4800 runs at the same fre-
quency as the PFC.
In addition to power factor correction, a number of pro-
tection features are built into the FAN4800. These
include soft-sta rt, PFC over-voltage protection, peak cur-
rent lim iti ng, bro w nou t pro tec tio n, duty -c yc le lim it ing , an d
under-vo lt a ge loc ko ut (UVLO ).
Power Factor Correction
Power Factor Correction treats a nonlinear load like a
resistive load to the AC line. For a resistor, the current
drawn from the line is in phase with and proportional to
the line voltage, so the power factor is unity (one). A
common class of nonlinear load is the input of most
powe r suppli es, whic h use a bridge r ectifie r and capaci-
tive input filter fed from the line.
The peak charging effect, which occurs on the input filter
capacitor in these supplies, causes brief high-amplitude
pulses of current to flow from the power line, rather than
a sinusoidal current in phase with the line voltage. Such
supplies present a power factor to the line of less than
one (i.e., they cause significant current harmonics of the
power line frequency to appear at the input). If the input
current drawn by such a supply (or any nonlinear load)
can be made to follow the input voltage in instantaneous
ampl itude, it appears resistive to the supply.
To hold the input current draw of a device drawing power
from the AC line in phase with and proportional to the
input voltage, that device must be prevented from load-
ing the line except in proportion to the instantaneous line
voltage. To accomplish this, the PFC section of the
FAN4800 uses a boost mode DC-DC converter. The
input to the converter is the full-wave, rectified, AC line
voltage. No bulk filtering is applied following the bridge
rectifier, so the input voltage to the boost converter
ranges (at twice line the frequency) from zero volts to a
peak value of the AC input and back to zero. By forcing
the boos t conv erter to meet two sim ult aneous cond itions,
it is possible to ensure that the current drawn from the
power line is propor tional to the input line voltage.
One of these conditions is that the output voltage of the
boost converter must be set higher than the peak value
of the lin e v oltage. A commonly us ed va lue is 385VDC, to
allow for a hig h line of 270 VAC rms . The s econd condi tion
is that the current drawn from the line at any given
instant must be proportional to the line voltage. Estab-
lishing a suitable voltage control loop for the converter,
whic h in turn drives a cur rent err or amplif ier an d switch-
ing output driv er, satisfies the first of the se require me nt s .
The second requirement is met by using the rectified AC
line voltage to modulate the output of the voltage control
loop. Such modulation causes the current error amplifier
to command a power stage current that varies directly
with the inp ut v oltage. To prevent ripple, which ne ces s ar-
ily appears at the output of boost circuit (typically about
10VAC on a 385VDC level), from introducing distortion
back thro ugh the v olt age error a mplif ier, the ba ndwid th of
the voltage loop is deliberately kept low. A final refine-
ment is to adj ust the overal l g ain of the PFC se ction to b e
proportional to 1/VIN2, which linearizes the transfer func-
tion of the system as the AC input voltage.
Since th e b oo st co nverter in the FAN4800 PFC is current
averagi ng, no slope comp ens ati on is require d.
1. PFC Section
1.1 Gain Modulator
Figure 1 shows a block diagram of the PFC section of
the FAN4800. The gain modulator is the heart of the
PFC, as the circuit block controls the response of the
current loop to line voltage waveform and frequency,
RMS line voltage, and PFC output voltages. There are
three inputs to the gain modulator:
1. A current representing the inst a nt aneous i npu t vol t ag e
(amplitude and wave shape) to the PFC. The rectified
AC input sine wave is converted to a proportional cur-
rent via a res is tor and is then fed into th e gai n modula-
tor at IAC. Sampling current in this way minimizes
ground nois e, re qui red in hig h-power, switc hin g-po wer
conversion environments. The gain modulator
responds linearly to this current.
2. A voltage proportional to the long-term RMS AC line
voltage, derived from the rectified line voltage after
scaling and filtering. This signal is presented to the
gain modulator at VRMS. The output of the gain modu-
lator is inversely proportional to VRMS2 (except at
unusuall y low valu es of VRMS, where specia l gain co n-
touring takes over to limit power dissipation of the cir-
cuit components under heavy brownout conditions).
The relationship between VRMS and gain is called K
and is illustrated in Figure 5.