STA333SML 2-channel microless high-efficiency digital audio system Sound Terminal(R) Datasheet - production data Applications LCDs DVDs ) s ( ct Cradles Digital speakers Wireless-speaker cradles u d o r P e CSP 5 x 6 array Description The STA333SML is an integrated circuit comprising digital audio processing, digital amplifier control and an FFX power output stage to create a high-power, single-chip FFX solution for all-digital amplification with high quality and high efficiency. t e l o Features Wide-range supply voltage (4.5 V - 18 V) )- 2 channels of ternary PWM (stereo mode) s ( t c 2 channels of 24-bit FFXTM 100 dB SNR and dynamic range u d o Digital gain +24dB s b O The STA333SML power section consists of four independent half-bridge stages. Two channels can be provided by two full bridges, providing up to 10 W + 10 W of power. Also featured in the STA333SML are new advanced modes for AM radio interference reduction. The serial audio data input interface accepts the popular IS format. Two channels of FFXTM processing are provided. Sample rates (fs) from 32 to 48 kHz r P e Fixed MCLK at 256 x fs Automatic zero-detect mute t e l o Automatic invalid input detect mute The STA333SML is part of the Sound Terminal(R) family that provides full digital audio streaming to the speaker, offering cost effectiveness, lowpower dissipation and sound enrichment. Short-circuit detection at startup (Out-VCC, Out-Gnd, Out 1b-Out 2a) s b O 2-channel IS input data interface 2 Hz DC cut filter (input) 96 kHz internal processing sample rate, 24-bit precision Embedded thermal-overload and short-circuit protection Table 1. Device summary Order code Package Packaging STA333SML CSP 5x6 array Tube STA333SMLTR CSP 5x6 array Tape and reel March 2014 This is information on a product in full production. DocID025317 Rev 2 1/17 www.st.com Contents STA333SML Contents 1 Block diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3 2 Pin description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4 3 2.1 Pinout . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4 2.2 Pin list . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5 Electrical specifications . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6 ) s ( ct 3.1 Absolute maximum ratings . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6 3.2 Thermal data . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6 3.3 Recommended operating conditions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7 3.4 Electrical specifications - digital section . . . . . . . . . . . . . . . . . . . . . . . . . . . 7 3.5 Electrical specifications - power section . . . . . . . . . . . . . . . . . . . . . . . . . . . 8 3.6 Power-off sequence . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10 3.7 Testing . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10 3.8 Serial audio interface description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .11 u d o r P e t e l o 3.8.1 3.9 4 ) (s s b O Serial audio interface protocols . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11 t c u Application information . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12 d o r Package mechanical data . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13 4.1 Soldering information . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15 P e t e l o 5 Revision history . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16 s b O 2/17 DocID025317 Rev 2 STA333SML 1 Block diagram Block diagram Figure 1. Block diagram Protection current/thermal IS interface Volume control Channel 1A ) s ( ct Channel 1B Logic Power control u d o FFX r P e t e l o Channel 2A Regulators PLL )- s b O s ( t c Digital DSP Channel 2B Bias Power u d o r P e t e l o s b O DocID025317 Rev 2 3/17 17 Pin description STA333SML 2 Pin description 2.1 Pinout Figure 2. Pin connections (package top view) 1 2 3 4 5 GND 1 OUT1 A NC VD D R E G SDI B GND 1 VCC1 NC LRCKI VD D _ D IG C OUT1 B VCC1 G ND REG BICK I D OUT2 A VCC2 VCCRE E GND 2 VCC2 F GND 2 OUT2 B A ) (s t e l o INTLINE G ND _ D IG X TI NC PWDN VD D _ P L L NC VSS GND _ P L L s b O t c u d o r P e t e l o s b O 4/17 r P e u d o DocID025317 Rev 2 ) s ( ct STA333SML 2.2 Pin description Pin list Table 2. Pin description Pin n Name Description Pad information I/O pins B4 LRCKI IS Left/Right clock C4 BICKI IS serial clock A5 SDI IS serial data channels 1 & 2 D5 XTI Master clock input E4 PWDN D4 INTLINE ) s ( ct -'0' = power-down; `1'=normal operation -'0' = power bridge in fault; `1'=normal operation u d o Power output pins A2 OUT1A Positive output 1 C1 OUT1B Negative output 1 D1 OUT2A Positive output 2 F2 OUT2B Negative output 2 r P e t e l o Power supplies (preliminary) s b O B2/C2 VCC1 Positive supply (upper MOSFET) to left H-bridge P output E2/D2 VCC2 Positive supply (upper MOSFET) to right H-bridge P output A1/B1 GND1 Negative supply (lower MOSFET) to left H-bridge P output E1/F1 GND2 Negative supply (lower MOSFET) to right H-bridge P output ) (s t c u d o r D3 VCCREG Reference voltage to VCC C3 GNDREG Reference voltage to ground A4 VDDREG Reference voltage to 3.3 V t e l o F4 s b O B5 C5 P e VSS Reference voltage to VCC - 3.3 V VDD_DIG Digital supply GND_DIG Digital ground E5 VDD_PLL PLL supply F5 GND_PLL PLL ground A3, B3, E3, F3 These pins are output pins that must be externally filtered. Do not connect these pins to external supply voltage. NC Not connected DocID025317 Rev 2 5/17 17 Electrical specifications STA333SML 3 Electrical specifications 3.1 Absolute maximum ratings Table 3. Absolute maximum ratings Symbol Parameter Min. Typ. Max. Unit VCC Analog supply voltage (pins VCCx) -0.3 - 20 V VDD Digital supply voltage (pins VDD_DIG) -0.3 - 4.0 V Logic input interface -0.3 - 4.0 V 0 - 150 C -40 - IL Top Operating junction temperature Tstg Storage temperature Warning: (s) ct 150 u d o C r P e Stresses beyond those listed in Table 3: Absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in Table 5: Recommended operating conditions are not implied. Exposure to absolute maximum rated conditions for extended periods may affect device reliability. In the real application, a power supply with nominal value rated within the limits of the recommended operating conditions may rise beyond the maximum operating conditions for a short time when no or very low current is sunk (amplifier in mute state). In this case the reliability of the device is guaranteed, provided that the absolute maximum ratings are not exceeded. t e l o ) (s s b O t c u d o r P e 3.2 s b O t e l o Thermal data Table 4. Thermal data Symbol Parameter RTh(j-case) Thermal resistance junction to ambient 6/17 Min. Typ. Max. Unit - 51.5 140 150 160 C C/W Tsd Thermal-shutdown junction temperature Tw Thermal-warning temperature - 130 - C Thsd Thermal-shutdown hysteresis 18 20 22 C DocID025317 Rev 2 STA333SML 3.3 Electrical specifications Recommended operating conditions Table 5. Recommended operating conditions Symbol 3.4 Parameter Min. Typ. Max. Unit VCC Analog supply voltage (VCCx) 4.5 - 18 V VDD Digital supply voltage (VDD_DIG) 3.0 3.3 3.6 V IL Logic input interface 3.0 3.3 3.6 V Tamb Ambient temperature 0 - 70 C ) s ( ct Electrical specifications - digital section Table 6. Electrical characteristics for digital section Symbol Iil Parameter Conditions u d o Typ. Max. Unit - - 10 A - - 10 A - - 0.2 * VDD V 0.8 * VDD - - V Min. Pr Input current, no pull-up or pull-down resistor Vi = 0 V Vil Low-level input voltage - Vih High-level input voltage - Vol Low-level output voltage Iol = 2 mA - - 0.4 * VDD V Voh High-level output voltage Ioh = 2 mA 0.8 * VDD - - V Ipu Pull-up current - 25 66 125 A - - 50 - k Iih Rpu e t e ol bs O ) s ( t c Pr u d o Equivalent pull-up resistance e t e ol Vi = VDD = 3.6 V s b O DocID025317 Rev 2 7/17 17 Electrical specifications 3.5 STA333SML Electrical specifications - power section The specifications in Table 7 below are given for the conditions VCC = 13 V, VDD = 3.3 V, fSW = 384 kHz, Tamb = 25 C and RL = 8 , unless otherwise specified. Table 7. Electrical specifications for power section Symbol Po RdsON Typ. Max. THD = 1% - 8 - THD = 10% - 10 - ld = 1 A - 106 - - Output power BTL Power Pchannel/N-channel MOSFET (total bridge) gP Power P-channel RdsON matching ld = 1 A gN Power N-channel RdsON matching ld = 1 A ILDT Low-current dead time (static) Resistive load, refer to Figure 4 IHDT High-current dead time (dynamic) tr Rise time tf Fall time )- s ( t c u d o u d o ) s ( ct 10 A - % 95 - 95 - - % - 5 10 ns Refer to Figure 5 - 10 20 ns Resistive load, refer to Figure 4 - 8 10 ns Resistive load, refer to Figure 4 - 8 10 ns r P e t e l o s b O - 4.5 - 18 V Supply current from VCC in power down PWRDN = 0 30 60 200 A Supply current from VCC in operation PCM input signal = -60 dBFS Switching frequency = 384 kHz No LC filters - 30 50 mA 10 30 50 mA 8 11 25 mA Supply current for FFX Internal clock = 49.152 MHz IVDD_DIG processing (reference only) Av_DIG m Supply voltage r P e let Unit W Supply current in standby 8/17 Min. Power PVCC = 18 V channel/N-channel leakage IVCC b O Conditions ldss VCC so Parameter - Digital Gain 24 ISCP Short-circuit protection High-impedance output VOVP Overvoltage protection threshold VUVP Undervoltage protection threshold - tmin Output minimum pulse width No load (1) 2.7 3.8 dBFS 5.0 22.9 DocID025317 Rev 2 A V - 3.5 4.3 V 20 30 60 ns STA333SML Electrical specifications Table 7. Electrical specifications for power section (continued) Symbol THD+N DR Parameter Conditions Min. Typ. Max. Unit Total harmonic distortion and noise FFX stereo mode, Po = 1 W, f = 1 kHz - 0.05 0.2 % Dynamic range - - 100 - dB Signal to noise ratio in ternary mode A-weighted - 100 - SNR dB Signal to noise ratio in binary mode A-weighted PSRR FFX stereo mode, < 5 kHz, Power supply rejection ratio VRIPPLE = 1 V RMS audio input = dither only XTALK Crosstalk FFX stereo mode, < 5 kHz, One channel driven at 1 W the other channel measured Peak efficiency in FFX mode Po = 2 x 10 W into 8 - 90 - - 80 - - 80 - dB - 90 - % t c u d o r P e (s) dB t e l o 1. The ISCP current limit data is for 1 channel of BTL configuration, thus, 2 * ISCP drives the 2-channel BTL configuration. ) (s s b O t c u d o r P e t e l o s b O DocID025317 Rev 2 9/17 17 Electrical specifications 3.6 STA333SML Power-off sequence The power-off sequence shown in Figure 3 below ensures a pop-free turn-off. Figure 3. Power-off sequence No specific VCC and VDD_DIG turn-off sequence is required VCC Don't care Don't care VDD_DIG ) s ( ct XTI 3.7 Don'tcare Don't care u d o r P e Testing t e l o Figure 4. Test circuit bs OUTxY Vcc -O (3/4)Vcc Low current dead time = MAX(DTr,DTf) (s) ct u d o Pr (1/2)Vcc (1/4)Vcc +Vcc t DTr Duty cycle = 50% e t e ol DTf M58 OUTxY INxY R 8 M57 bs + - V67 = vdc = Vcc/2 gnd O D03AU1458 Figure 5. Current deadtime test circuit High Current Dead time for Bridge application = ABS(DTout(A)-DTin(A))+ABS(DTOUT(B)-DTin(B)) +VCC Duty cycle=A Duty cycle=B DTout(A) M58 DTin(A) Q2 Q1 INA L67 22 Q3 C69 470nF DTin(B) INB Iout=4A Lout = 1.5 A C71 470nF C70 470nF Q4 Duty cycle A and B: Fixed to have DC output current of 4A in the direction shown in figure 10/17 M64 OUTB L68 22 Iout=4A Lout = 1.5 A M57 DTout(B) Rload=8 OUTA DocID025317 Rev 2 M63 D03AU1517 STA333SML Electrical specifications 3.8 Serial audio interface description 3.8.1 Serial audio interface protocols The STA333SML serial audio input was designed to interface with standard digital audio components and to accept IS formats. The STA333SML always acts as a slave when receiving audio input from standard digital audio components. Serial data for two channels is provided using 3 input pins: left/right clock LRCKI (pin B4), serial clock BICKI (pin C4), and serial data SDI (pin A5). The available formats are shown in Figure 6, Figure 7 and Figure 8. Figure 6. IS -16 fs LRCKI u d o Left Channel 14 let 14 0 8 o s b Right Channel r P e BICKI SDI ) s ( ct 16 Clks 16 Clks 0 8 Figure 7. IS - 24fs O ) 24 Clks s ( t c LRCKI u d o BICKI e t e l Pr SDI b O so 22 11 19 7 24 Clks Right Channel Left Channel 0 0 0 15 22 11 19 11 0 0 0 15 Figure 8. IS - 32fs 32 Clks 32 Clks LRCKI Right Channel Left Channel BICKI SDI 23 8 19 4 15 0 0 0 DocID025317 Rev 2 23 8 19 4 15 0 0 0 11/17 17 Electrical specifications 3.9 STA333SML Application information Figure 9. Application diagram ) s ( ct u d o r P e t e l o ) (s s b O t c u d o r P e t e l o s b O 12/17 DocID025317 Rev 2 STA333SML 4 Package mechanical data Package mechanical data In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK(R) packages, depending on their level of environmental compliance. ECOPACK(R) specifications, grade definitions and product status are available at: www.st.com. ECOPACK(R) is an ST trademark. The STA333SML comes in a CSP 5x6 array package. Figure 10 below shows the package outline and gives the dimensions. ) s ( ct Figure 10. CSP 5x6 array outline drawing u d o r P e t e l o ) (s s b O t c u d o r P e t e l o s b O 7224730_I DocID025317 Rev 2 13/17 17 Package mechanical data STA333SML Table 8. CSP 5x6 array package dimensions mm Symbol Min. Typ. Max. A 0.585 0.65 0.715 A1 0.210 0.25 0.29 A2 0.38 0.4 0.42 b 0.265 0.315 0.365 D 2.52 2.57 2.62 D1 E 3.19 3.24 E1 3.29 u d o 2.5 e 0.45 0.5 se 0.2 0.25 fD 0.277 fE 0.362 ete ccc ) (s 0.285 ol s b O t c u d o r P e t e l o s b O 14/17 ) s ( ct 2 DocID025317 Rev 2 0.370 Pr 0.55 0.3 0.293 0.378 0.08 STA333SML 4.1 Package mechanical data Soldering information Figure 11. Recommended soldering reflow profile for mounting on PCB ) s ( ct u d o r P e t e l o s b O Table 9. Recommended soldering reflow values for mounting on PCB Profile ) (s Typ. Max. 0.9 C/s 3 C/s 2 C/s 3 C/s 240 - 245 C 260 C 60 s 90 s -2 to -3 C -6 C Temp. gradient in preheat (T = 70 - 180 C) t c u Temp.gradient (T = 200 - 225 C) Peak temp. in reflow od Time above 220 C Pr Temp. gradient in cooling e t e ol Time from 50 to 220 C 160 to 220 s s b O DocID025317 Rev 2 15/17 17 Revision history 5 STA333SML Revision history Table 10. Document revision history Date Revision Changes 15-Oct-2013 1 Initial release. 26-Mar-2014 2 Updated: Figure 1 on page 3 and Figure 2 on page 4 ) s ( ct u d o r P e t e l o ) (s s b O t c u d o r P e t e l o s b O 16/17 DocID025317 Rev 2 STA333SML ) s ( ct Please Read Carefully: Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice. u d o r P e All ST products are sold pursuant to ST's terms and conditions of sale. Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein. t e l o No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein. ) (s s b O UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. t c u ST PRODUCTS ARE NOT DESIGNED OR AUTHORIZED FOR USE IN: (A) SAFETY CRITICAL APPLICATIONS SUCH AS LIFE SUPPORTING, ACTIVE IMPLANTED DEVICES OR SYSTEMS WITH PRODUCT FUNCTIONAL SAFETY REQUIREMENTS; (B) AERONAUTIC APPLICATIONS; (C) AUTOMOTIVE APPLICATIONS OR ENVIRONMENTS, AND/OR (D) AEROSPACE APPLICATIONS OR ENVIRONMENTS. WHERE ST PRODUCTS ARE NOT DESIGNED FOR SUCH USE, THE PURCHASER SHALL USE PRODUCTS AT PURCHASER'S SOLE RISK, EVEN IF ST HAS BEEN INFORMED IN WRITING OF SUCH USAGE, UNLESS A PRODUCT IS EXPRESSLY DESIGNATED BY ST AS BEING INTENDED FOR "AUTOMOTIVE, AUTOMOTIVE SAFETY OR MEDICAL" INDUSTRY DOMAINS ACCORDING TO ST PRODUCT DESIGN SPECIFICATIONS. PRODUCTS FORMALLY ESCC, QML OR JAN QUALIFIED ARE DEEMED SUITABLE FOR USE IN AEROSPACE BY THE CORRESPONDING GOVERNMENTAL AGENCY. d o r P e t e l o s b O Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST. ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners. (c) 2014 STMicroelectronics - All rights reserved STMicroelectronics group of companies Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America www.st.com DocID025317 Rev 2 17/17 17 Mouser Electronics Authorized Distributor Click to View Pricing, Inventory, Delivery & Lifecycle Information: STMicroelectronics: STA333SML