ESMT
F25L32PA
Elite Semiconductor Memory Technology Inc. Publication Date: Nov. 2009
Revision: 1.2 12/36
INSTRUCTIONS
Instructions are used to Read, Write (Erase and Program), and
configure the device. The instruction bus cycles are 8 bits each
for commands (Op Code), data, and addresses. Prior to
executing any Page Program, Write Status Register, Sector
Erase, Block Erase, or Chip Erase instructions, the Write Enable
(WREN) instruction must be executed first. The complete list of
the instructions is provided in Table 5. All instructions are
synchronized off a high to low transition of CE . Inputs will be
accepted on the rising edge of SCK starting with the most
significant bit. CE must be driven low before an instruction is
entered and must be driven high after the last bit of the instruction
has been shifted in (except for Read, Read ID, Read Status
Register, Read Electronic Signature instructions). Any low to high
transition on CE , before receiving the last bit of an instruction
bus cycle, will terminate the instruction in progress and return the
device to the standby mode.
Instruction commands (Op Code), addresses, and data are all
input from the most significant bit (MSB) first.
Table 5: Device Operation Instruction
Bus Cycle 1~3
1 2 3 4 5 6 N
Operation Max.
Freq SIN S
OUT SIN SOUT SIN SOUT SIN SOUT SIN SOUT SIN SOUT SIN SOUT
Read 33 MHz 03H Hi-Z A23-A16 Hi-Z A15-A8Hi-Z A7-A0Hi-Z X DOUT0 X DOUT1 X cont.
Fast Read 0BH Hi-Z A23-A16 Hi-Z A15-A8Hi-Z A7-A0Hi-Z X X X DOUT0 X cont.
Fast Read Dual Output12,13 3BH A23-A16 A
15-A8 A
7-A0 X DOUT0~1 cont.
Fast Read Dual I/O12, 14 BBH A23-A8 A
7-A0, M7-M0DOUT0~1 cont. - -
Sector Erase4 (4K Byte) 20H Hi-Z A23-A16 Hi-Z A15-A8Hi-Z A7-A0Hi-Z - - - - - -
Block Erase4, (64K Byte) D8H Hi-Z A23-A16 Hi-Z A15-A8Hi-Z A7-A0Hi-Z - - - - - -
Chip Erase 60H /
C7H Hi-Z - - - - - - - - - - - -
Page Program (PP) 02H Hi-Z A23-A16 Hi-Z A15-A8Hi-Z A7-A0Hi-Z DIN0 Hi-Z DIN1 Hi-Z
Up to
256
bytes
Hi-Z
Mode Bit Reset 15 FFH Hi-Z FFH Hi-Z - - - - - - - - - -
Deep Power Down (DP) B9h Hi-Z - - - - - - - - - - - -
Read Status Register
(RDSR) 6 05H Hi-Z X DOUT
(S7-S0)- - - - - - - - - -
Enable Write Status
Register (EWSR) 7 50H Hi-Z - - - - - - - - - - - -
Write Status Register
(WRSR) 7 01H Hi-Z DIN
(S7-S0)Hi-Z - - -. - - - - - - -
Write Enable (WREN) 10 06H Hi-Z - - - - - - - - - - - -
Write Disable (WRDI)/ Exit
secured OTP mode 04H Hi-Z - - - - - - - - - - - -
Enter secured OTP mode
(ENSO) B1H Hi-Z - - - - -. - - - - - - -
Release from Deep Power
Down (RDP) ABH Hi-Z - - - - - - - - - - - -
Read Electronic Signature
(RES) 8 ABH Hi-Z X X X X X X X 15H - - - -
RES in secured OTP mod
& not lock down ABH Hi-Z X X X X X X X 35H - - - -
RES in secured OTP mod
& lock down
50MHz
~
100MHz
ABH Hi-Z X X X X X X X 75H - - - -