Military & Space Products HLX6228 128K x 8 STATIC RAM--Low Power SOI FEATURES RADIATION OTHER * Fabricated with RICMOSTM IV Silicon on Insulator (SOI) 0.7 m Low Power Process (Leff = 0.55 m) * Read/Write Cycle Times 32 ns (-55 to 125C) * Total Dose Hardness through 1x106 rad(Si) * Typical Operating Power <9 mW/MHz * Neutron Hardness through 1x1014 cm-2 * JEDEC Standard Low Voltage CMOS Compatible I/O * Dynamic and Static Transient Upset Hardness through 1x109 rad(Si)/s * Single 3.3 V 0.3 V Power Supply * Dose Rate Survivability through 1x1011 rad(Si)/s * Asynchronous Operation * Soft Error Rate of <1x10-10 Upsets/bit-day in Geosynchronous Orbit * Packaging Options - 32-Lead CFP (0.820 in. x 0.600 in.) - 40-Lead CFP (0.775 in. x 0.710 in.) * No Latchup GENERAL DESCRIPTION The 128K x 8 Radiation Hardened Static RAM is a high performance 131,072 word x 8-bit static random access memory with industry-standard functionality. It is fabricated with Honeywell's radiation hardened technology, and is designed for use in low voltage systems operating in radiation environments. The RAM operates over the full military temperature range and requires only a single 3.3 V 0.3V power supply. The RAM is compatible with JEDEC standard low voltage CMOS I/O. Power consumption is typically less than 9 mW/MHz in operation, and less than 2 mW when deselected. The RAM read operation is fully asynchronous, with an associated typical access time of 32 ns at 3.3 V. Honeywell's enhanced SOI RICMOSTM IV (Radiation Insensitive CMOS) technology is radiation hardened through the use of advanced and proprietary design, layout and process hardening techniques.The RICMOSTM IV low power process is a SIMOX CMOS technology with a 150 A gate oxide and a minimum drawn feature size of 0.7 m (0.55 m effective gate length--Leff). Additional features include tungsten via plugs, Honeywell's proprietary SHARP planarization process and a lightly doped drain (LDD) structure for improved short channel reliability. A 7 transistor (7T) memory cell is used for superior single event upset hardening, while three layer metal power bussing and the low collection volume SIMOX substrate provide improved dose rate hardening. Solid State Electronics Center * 12001 State Highway 55, Plymouth, MN 55441 * (800) 323-8295 * http://www.myspaceparts.com HLX6228 FUNCTIONAL DIAGRAM A:3-7,12,14-16 131,072 x 8 Memory Array * * * Row Decoder 9 CE NCS * * * Column Decoder Data Input/Output NWE 8 8 DQ:0-7 WE * CS * CE NOE NWE * CS * CE * OE (0 = high Z) A:0-2, 8-11, 13 Signal 1 = enabled # Signal All controls must be enabled for a signal to pass. (#: number of buffers, default = 1) 8 SIGNAL DEFINITIONS A: 0-16 Address input pins which select a particular eight-bit word within the memory array. DQ: 0-7 Bidirectional data pins which serve as data outputs during a read operation and as data inputs during a write operation. NCS Negative chip select, when at a low level allows normal read or write operation. When at a high level NCS forces the SRAM to a precharge condition, holds the data output drivers in a high impedance state and disables all input buffers except CE. This part must be Read and Write controlled using the NCS pin: it requires that NCS returns to a high state for at least 5ns whenever there is an address change. This 5ns pulse to high provides the part with a defined pre-charge pulse duration to ensure that the new address is latched. The part must be controlled in this fashion to meet the timing specifications defined. NWE Negative write enable, when at a low level activates a write operation and holds the data output drivers in a high impedance state. When at a high level NWE allows normal read operation. NOE Negative output enable, when at a high level holds the data output drivers in a high impedance state. When at a low level, the data output driver state is defined by NCS, NWE and CE. If this signal is not used it must be connected to VSS. CE Chip enable, when at a high level allows normal operation. When at a low level CE forces the SRAM to a precharge condition, holds the data output drivers in a high impedance state and disables all the input buffers except the NCS input buffer. If this signal is not used it must be connected to VDD. TRUTH TABLE NCS CE NWE NOE MODE DQ L H H L Read Data Out L H L X Write Data In H X XX XX Deselected High Z X L XX XX Disabled High Z 2 Notes: X: VI=VIH or VIL XX: VSSVIVDD NOE=H: High Z output state maintained for NCS=X, CE=X, NWE=X HLX6228 RADIATION CHARACTERISTICS The SRAM will meet any functional or electrical specification after exposure to a radiation pulse up to the transient dose rate survivability specification, when applied under recommended operating conditions. Note that the current conducted during the pulse by the RAM inputs, outputs, and power supply may significantly exceed the normal operating levels. The application design must accommodate these effects. Total Ionizing Radiation Dose The SRAM will meet all stated functional and electrical specifications over the entire operating temperature range after the specified total ionizing radiation dose. All electrical and timing performance parameters will remain within specifications after rebound at VDD = 3.6 V and T =125C extrapolated to ten years of operation. Total dose hardness is assured by wafer level testing of process monitor transistors and RAM product using 10 KeV X-ray and Co60 radiation sources. Transistor gate threshold shift correlations have been made between 10 KeV X-rays applied at a dose rate of 1x105 rad(Si)/min at T = 25C and gamma rays (Cobalt 60 source) to ensure that wafer level X-ray testing is consistent with standard military radiation test environments. Neutron Radiation The SRAM will meet any functional or timing specification after exposure to the specified neutron fluence under recommended operating or storage conditions. This assumes an equivalent neutron energy of 1 MeV. Transient Pulse Ionizing Radiation Soft Error Rate The SRAM is capable of writing, reading, and retaining stored data during and after exposure to a transient ionizing radiation pulse, up to the specified transient dose rate upset specification, when applied under recommended operating conditions. To ensure validity of all specified performance parameters before, during, and after radiation (timing degradation during transient pulse radiation (timing degradation during transient pulse radiation is 10%), it is suggested that stiffening capacitance be placed on or near the package VDD and VSS, with a maximum inductance between the package (chip) and stiffening capacitance of 0.7 nH per part. If there are no operate-through or valid stored data requirements, typical circuit board mounted de-coupling capacitors are recommended. The SRAM is capable of meeting the specified Soft Error Rate (SER), under recommended operating conditions. This hardness level is defined by the Adams 90% worst case cosmic ray environment for geosynchronous orbits. Latchup The SRAM will not latch up due to any of the above radiation exposure conditions when applied under recommended operating conditions. Fabrication with the SIMOX substrate material provides oxide isolation between adjacent PMOS and NMOS transistors and eliminates any potential SCR latchup structures. Sufficient transistor body tie connections to the p- and n-channel substrates are made to ensure no source/drain snapback occurs. RADIATION HARDNESS RATINGS (1) Parameter Limits (2) Units Total Dose 1x106 rad(Si) Transient Dose Rate Upset 1x10 rad(Si)/s Transient Dose Rate Survivability 1x1011 rad(Si)/s Soft Error Rate <1x10-10 upsets/bit-day Neutron Fluence 1x1014 N/cm2 9 (1) Device will not latch up due to any of the specified radiation exposure conditions. (2) Operating conditions (unless otherwise specified): VDD=3.0 V to 3.6 V, TA=-55C to 125C. 3 Test Conditions TA=25C Pulse width 1 s Pulse width 50 ns, X-ray, VDD=4.0 V, TA=25C TA=125C, Adams 90% worst case environment 1 MeV equivalent energy, Unbiased, TA=25C HLX6228 ABSOLUTE MAXIMUM RATINGS (1) Rating Symbol Parameter Min Max Units VDD Supply Voltage Range (2) -0.5 6.0 V VPIN Voltage on Any Pin (2) -0.5 VDD+0.5 V TSTORE Storage Temperature (Zero Bias) -65 150 C TSOLDER Soldering Temperature (5 Seconds) 270 C PD Maximum Power Dissipation (3) 2 W IOUT DC or Average Output Current 25 mA VPROT ESD Input Protection Voltage (4) JC Thermal Resistance (Jct-to-Case) TJ Junction Temperature 2000 V 32 FP 2 40 FP 2 C/W C 175 (1) Stresses in excess of those listed above may result in permanent damage. These are stress ratings only, and operation at these levels is not implied. Frequent or extended exposure to absolute maximum conditions may affect device reliability. (2) Voltage referenced to VSS. (3) RAM power dissipation (IDDSB + IDDOP) plus RAM output driver power dissipation due to external loading must not exceed this specification. (4) Class 2 electrostatic discharge (ESD) input protection. Tested per MIL-STD-883, Method 3015 by DESC certified lab. RECOMMENDED OPERATING CONDITIONS Description Parameter Symbol Min Typ Max Units VDD Supply Voltage (referenced to VSS) 3.0 3.3 3.6 V TA Ambient Temperature -55 25 125 C VPIN Voltage on Any Pin (referenced to VSS) -0.3 VDD+0.3 V CAPACITANCE (1) Symbol Parameter Typical (1) Worst Case Min Max Units Test Conditions CI Input Capacitance 7 pF VI=VDD or VSS, f=1 MHz CO Output Capacitance 9 pF VIO=VDD or VSS, f=1 MHz (1) This parameter is tested during initial design characterization only. DATA RETENTION CHARACTERISTICS Symbol Parameter VDR Data Retention Voltage IDR Data Retention Current Typical (1) Worst Case (2) Units Min 2.5 700 (1) Typical operating conditions: TA= 25C, pre-radiation. (2) Worst case operating conditions: TA= -55C to +125C, post total dose at 25C. 4 Test Conditions Max V NCS=VDR VI=VDR or VSS A NCS=VDD=VDR VI=VDR or VSS HLX6228 DC ELECTRICAL CHARACTERISTICS Worst Case (2) Symbol Parameter Typ (1) Units Test Conditions Min Max 700 A VIH=VDD IO=0 VIL=VSS Inputs Stable IDDSBMF Standby Supply Current - Deselected/Disabled 700 A NCS=VDD, CE=VSS, IO=0, f=40 MHz IDDOPW Dynamic Supply Current, Selected (Write) 3.2 mA f=1 MHz, IO=0, CE=VIH=VDD NCS=VIL=VSS (3) IDDOPR Dynamic Supply Current, Selected (Read) 2.2 mA f=1 MHz, IO=0, CE=VIH=VDD NCS=VIL=VSS (3) II Input Leakage Current -5 5 A VSS VI VDD IOZ Output Leakage Current -10 10 A VSS VIO VDD, Output=High Z VIL Low-Level Input Voltage .275xVDD V March Pattern VDD = 3.0V VIH High-Level Input Voltage V March Pattern VDD = 3.6V VOL Low-Level Output Voltage V VDD = 3.0V, IOL = 8 mA VOH High-Level Output Voltage V VDD = 3.0V, IOH = -4 mA IDDSB1 Static Supply Current .725xVDD 0.4 2.7 (1) Typical operating conditions: VDD=3.3 V, TA=25C, pre-radiation. (2) Worst case operating conditions: VDD=3.0 V to 3.6 V, -55C to +125C, post total dose at 25C. (3) All inputs switching. DC average current. 2.2 V + - Vref1 Valid high output 249 DUT output Vref2 + - Valid low output CL >50 pF* *CL = 5 pF for TWLQZ, TSHQZ, TELQZ, and TGHQZ Tester Equivalent Load Circuit 5 HLX6228 READ CYCLE AC TIMING CHARACTERISTICS (1, 2) Worst Case (4) Symbol Parameter Typical (3) -55 to 125C Min Units Max TAVAVR Address Read Cycle Time 32 ns TAVQV Address Access Time TAXQX Address Change to Output Invalid Time TSLQV Chip Select Access Time TSLQX Chip Select Output Enable Time TEHQV Chip Enable Access Time TEHQX Chip Enable Output Enable Time TELQZ Chip Enable Output Disable Time 13 ns TGLQV Output Enable Access Time 12 ns TGLQX Output Enable Output Enable Time TGHQZ Output Enable Output Disable Time 32 3 ns ns 35 5 ns ns 35 5 ns ns 0 ns 9 ns (1) Key Note: This part must be Read controlled using the NCS pin: it requires that NCS returns to a high state for at least 5ns whenever there is an address change. This 5ns pulse to high provides the part with a defined pre-charge pulse duration to ensure that the new address is latched. The part must must be controlled in this fashion to meet the timing specifications defined. (2) Test conditions: input switching levels,VIL/VIH=0V/3V, input rise and fall times <1 ns/V, input and output timing reference levels shown in the Tester AC Timing Characteristics table, capacitive output loading CL>50 pF, or equivalent capacitive output loading CL=5 pF for TSHQZ, TELQZ TGHQZ. For CL >50 pF, derate access times by 0.02 ns/pF (typical). (3) Typical operating conditions: VDD=3.3 V, TA=25C, pre-radiation. (4) Worst case operating conditions: VDD=3.0 V to 3.6 V, TA= -55C to 125C, post total dose at 25C. TAVAVR ADDRESS TAVQV TSLQV TAXQX NCS TSLQX DATA OUT TSHQZ HIGH IMPEDANCE DATA VALID TEHQX TEHQV CE TELQZ TGLQX TGLQV TGHQZ NOE (NWE = high) 6 HLX6228 WRITE CYCLE AC TIMING CHARACTERISTICS (1, 2) Worst Case (4) Symbol Parameter Typical -55 to 125C (3) Min Units Max TAVAVW Write Cycle Time (5) 30 ns TWLWH Write Enable Write Pulse Width 25 ns TSLWH Chip Select to End of Write Time 25 ns TDVWH Data Valid to End of Write Time 20 ns TAVWH Address Valid to End of Write Time 25 ns TWHDX Data Hold Time after End of Write Time 0 ns TAVWL Address Valid Setup to Start of Write Time 0 ns TWHAX Address Valid Hold after End of Write Time 0 ns TWLQZ Write Enable to Output Disable Time 0 TWHQX Write Disable to Output Enable Time 5 ns TWHWL Write Disable to Write Enable Pulse Width (6) 5 ns TEHWH Chip Enable to End of Write Time 25 ns 12 ns (1) Key Note: This part must be Write controlled using the NCS pin: it requires that NCS returns to a high state for at least 5ns whenever there is an address change. This 5ns pulse to high provides the part with a defined pre-charge pulse duration to ensure that the new address is latched. The part must be controlled in this fashion to meet the timing specifications defined. (2) Test conditions: input switching levels, VIL/VIH=0V/3V, input rise and fall times <1 ns/V, input and output timing reference levels shown in the Tester AC Timing Characteristics table, capacitive output loading >50 pF, or equivalent capacitive load of 5 pF for TWLQZ. (3) Typical operating conditions: VDD=3.3 V, TA=25C, pre-radiation. (4) Worst case operating conditions: VDD=3.0 V to 3.6 V, -55 to 125C, post total dose at 25C. (5) TAVAVW = TWLWH + TWHWL (6) Guaranteed but not tested. TAVAVW ADDRESS TAVWH T WHAX T AVWL TWHWL TWLWH NWE T WLQZ DATA OUT T WHQX HIGH IMPEDANCE T DVWH DATA IN DATA VALID TSLWH NCS TEHWH CE 7 TWHDX HLX6228 DYNAMIC ELECTRICAL CHARACTERISTICS Read Cycle Write Cycle The RAM is asynchronous in operation, allowing the read cycle to be controlled only by chip select (NCS) (refer to Read Cycle timing diagram). To perform a valid read operation, both chip select and output enable (NOE) must be low and chip enable and write enable (NWE) must be high. The output drivers can be controlled independently by the NOE signal. The write operation is synchronous with respect to the address bits, and control is governed by only chip select (NCS) (refer to Write Cycle timing diagrams). To perform a write operation, both NWE and NCS must be low, and CE must be high. This part must be Write controlled using the NCS pin; it requires that NCS returns to a high state for at least 5ns whenever there is an address change. This 5ns pulse to high provides the part with a defined pre-charge pulse duration to ensure that the new address is latched. The part must be controlled in this fashion to meet the timing specifications defined. Both CE and NCS fully disable the RAM decode logic and input buffers for power savings. To control a read cycle with NCS, all addresses and CE must be valid prior to or coincident with the enabling NCS edge transition delayed. Read control with NCS requires that NCS returns to a high state for at least 5ns whenever there is an address change. This 5ns pulse to high provides the part with a defined pre-charge pulse duration to ensure that the new address is latched. The device must be controlled in this fashion to meet the timing specifications herein. The data output will not become valid until TSLQV time following return of NCS to a low state. Data outputs will enter a high impedence state TSHQZ time following a disabling NCS edge transition. To write data into the RAM, NWE and NCS must be held low and CE must be held high for at least TWLWH/TSLSH/ TEHEL time. Any amount of edge skew between the signals can be tolerated, and any one of the control signals can initiate or terminate the write operation. For consecutive write operations, write pulses must be separated by the minimum specified TWHWL/TSHSL/TELEH time. Address inputs must be valid at least TAVWL/TAVSL/TAVEH time before the enabling NWE/NCS/CE edge transition, and must remain valid during the entire write time. A valid data overlap of write pulse width time of TDVWH/TDVSH/TDVEL, and an address valid to end of write time of TAVWH/ TAVSH/TAVEL also must be provided for during the write operation. Hold times for address inputs and data inputs with respect to the disabling NWE/NCS/CE edge transition must be a minimum of TWHAX/TSHAX/TELAX time and TWHDX/TSHDX/TELDX time, respectively. The minimum write cycle time is TAVAV. 8 HLX6228 TESTER AC TIMING CHARACTERISTICS 3V Input Levels* VDD/2 0V VDD/2 Output Sense Levels VDD-0.4V High Z 0.4 V 2.7 V High Z 1.7 V High Z = 2.2V * Input rise and fall times <1 ns/V RELIABILITY QUALITY AND RADIATION HARDNESS ASSURANCE Honeywell understands the stringent reliability requirements for space and defense systems and has extensive experience in reliability testing on programs of this nature. This experience is derived from comprehensive testing of VLSI processes. Reliability attributes of the RICMOSTM process were characterized by testing specially designed irradiated and non-irradiated test structures from which specific failure mechanisms were evaluated. These specific mechanisms included, but were not limited to, hot carriers, electromigration and time dependent dielectric breakdown. This data was then used to make changes to the design models and process to ensure more reliable products. Honeywell maintains a high level of product integrity through process control, utilizing statistical process control, a complete "Total Quality Assurance System," a computer data base process performance tracking system and a radiation-hardness assurance strategy. The radiation hardness assurance strategy starts with a technology that is resistant to the effects of radiation. Radiation hardness is assured on every wafer by irradiating test structures as well as SRAM product, and then monitoring key parameters which are sensitive to ionizing radiation. Conventional MIL-STD-883 TM 5005 Group E testing, which includes total dose exposure with Cobalt 60, may also be performed as required. This Total Quality approach ensures our customers of a reliable product by engineering in reliability, starting with process development and continuing through product qualification and screening. In addition, the reliability of the RICMOSTM process and product in a military environment was monitored by testing irradiated and non-irradiated circuits in accelerated dynamic life test conditions. Packages are qualified for product use after undergoing Groups B & D testing as outlined in MIL-STD-883, TM 5005, Class S. The product is qualified by following a screening and testing flow to meet the customer's requirements. Quality conformance testing is performed as an option on all production lots to ensure the ongoing reliability of the product. SCREENING LEVELS Honeywell offers several levels of device screening to meet your system needs. "Engineering Devices" are available with limited performance and screening for breadboarding and/or evaluation testing. Hi-Rel Level B and S devices undergo additional screening per the requirements of MILSTD-883. 9 HLX6228 PACKAGING The 128K x 8 SRAM is offered in a custom 32-lead or 40lead flat pack (FP). The packages are constructed of multilayer ceramic (Al2O3) and feature internal power and ground planes. Ceramic chip capacitors can be mounted to the package by the user to maximize supply noise decoupling and increase board packing density. These capacitors attach directly to the internal package power and ground planes. This design minimizes resistance and inductance of the bond wire and package. All NC (no connect) pins must be connected to either VDD, VSS or an active driver to prevent charge build up in the radiation environment. 32-LEAD FLAT PACK PINOUT 40-LEAD FLAT PACK PINOUT NC A16 A14 A12 A7 A6 A5 A4 A3 A2 A1 A0 DQ0 DQ1 DQ2 VSS 1 32 2 3 31 30 4 5 29 28 6 7 27 26 Top View 8 9 25 24 10 23 11 12 22 21 13 14 20 19 15 16 18 17 VDD A15 CE NWE A13 A8 A9 A11 NOE A10 NCS DQ7 DQ6 DQ5 DQ4 DQ3 A16 VSS VDD A14 A12 A7 A6 A5 A4 A3 A2 A1 A0 DQ0 DQ1 DQ2 NC VDD VSS NC 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 Top View 40 39 38 37 36 35 34 33 32 31 30 29 28 27 26 25 24 23 22 21 A15 VSS VDD NWE CE A13 A8 A9 A11 NOE A10 NCS DQ7 DQ6 DQ5 DQ4 DQ3 VDD VSS NC 32-LEAD FLAT PACK (22018533-001) Optional capacitors in cutout E 1 22018533-001 Z b (width) TOP VIEW F e S L Q Kovar Lid [4] Cutout Area V E2 Ceramic Body C VDD 1 BOTTOM VIEW D (pitch) A All dimensions in inches VDD VSS U Y X W Lead Alloy 42 [1] [2] [3] [4] E3 10 A b C D e E E2 E3 F L Q S U V W X Y Z 0.135 0.015 0.017 0.002 0.004 to 0.009 0.820 0.008 0.050 0.005 [1] 0.600 0.008 0.500 0.008 0.040 ref 0.750 0.005 [2] 0.295 min [3] 0.026 to 0.045 0.035 0.010 0.080 ref 0.380 ref 0.050 ref 0.075 ref 0.010 ref 0.135 ref BSC - Basic lead spacing between centers Where lead is brazed to package Parts delivered with leads unformed Lid connected to VSS HLX6228 40-LEAD FLAT PACK (22019370-001) E 1 22019370-001 D S 40 40 Top View 20 b (width) 21 21 e (pitch) L Ceramic Body All dimensions are in inches Kovar Lid [3] A I C X N (Pedestal) Capacitor Pads G A Non-Conductive Tie-Bar Bottom View F Z V T 0.131 .015 0.008 0.002 0.006 0.0015 0.710 0.010 0.775 0.007 0.025 0.004 0.475 0.005 0.760 0.008 0.135 0.005 0.030 0.005 0.285 0.015 0.050 0.004 0.1175 ref 0.064 ref 0.006 ref 0.028 ref 0.125 ref 0.500 0.005 0.140 ref [1] Parts delivered with leads unformed [2] At tie bar [3] Lid tied to VSS W H A b c D E e F G H I L N S T U V W X Z U 11 HLX6228 DYNAMIC BURN-IN DIAGRAM* STATIC BURN-IN DIAGRAM* F17 F16 F7 F6 F5 F4 F3 F2 F8 F13 F14 F1 F1 F1 R R R R R R R R R R R R R 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 NC A16 A14 A12 A7 A6 A5 A4 A3 A2 A1 A0 DQ0 DQ1 DQ2 VSS VDD A15 CE NWE A13 A8 A9 A11 NOE A10 NCS DQ7 DQ6 DQ5 DQ4 DQ3 VDD 32 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 R R R R R R R R R R R R R R R 1 NC F18 F19 F0 F15 F12 F11 F10 F19 F9 F19 F1 F1 F1 F1 F1 2 R 3 R 4 R 5 R 6 R 7 R 8 R 9 R R R R R R R 10 11 12 13 14 15 16 NC A16 A14 A12 A7 A6 A5 A4 A3 A2 A1 A0 DQ0 DQ1 DQ2 VSS 128K x 8 SRAM 1 R 128K x 8 SRAM VDD VDD A15 CE NWE A13 A8 A9 A11 NOE A10 NCS DQ7 DQ6 DQ5 DQ4 DQ3 32 31 30 29 28 27 26 R R R R R R 25 R 24 R 23 R 22 21 20 19 18 17 R R R R R R 5.5 VDD 6.5V, R 10 K Ambient Temperature 125 C 5.5 VDD 6.5V, R 10 K, VIH = VDD, VIL = VSS Ambient Temperature 125 C, F0 100 KHz Sq Wave Frequency of F1 = F0/2, F2 = F0/4, F3 = F0/8, etc. *40-Lead FP Burn-in diagram has similar connections and is available on request. ORDERING INFORMATION (1) H LX 6228 S T SCREEN LEVEL S=Class S B=Class B E=Engineering Device (2) PART NUMBER PROCESS LX=Low Power SOI SOURCE H=HONEYWELL H PACKAGE DESIGNATION T=32-Lead FP A=40-Lead FP K=Known Good Die - = Bare die (No Package) TOTAL DOSE HARDNESS R=1x105 rad(SiO2) F=3x105 rad(SiO2) H=1x106 rad(SiO2) N=No Level Guaranteed (1) Orders may be faxed to 763-954-2051. Please contact our Customer Logistics Department at 1-800-323-8295 for further information. (2) Engineering Device description: Parameters are tested from -55 to 125C, 24 hr burn-in, no radiation guaranteed. Contact Factory with other needs. To learn more about Honeywell Solid State Electronics Center, visit our web site at http://www.ssec.honeywell.com Honeywell reserves the right to make changes to any products or technology herein to improve reliability, function or design. Honeywell does not assume any liability arising out of the application or use of any product or circuit described herein; neither does it convey any license under its patent rights nor the rights of others. 900161, Rev. E 5/03 12