MLPF-WB55-01E3 Datasheet 2.4 GHz low pass filter matched to STM32WB55Cx/Rx Features Top view (pads down) OUT * * * * * * * * * Integrated impedance matching to STM32WB55Cx and STM32WB55Rx LGA footprint compatible 50 nominal impedance on antenna side Deep rejection harmonics filter Low insertion loss Small footprint Low thickness 450 m High RF performance RF BOM and area reduction * ECOPACK(R)2 compliant GND3 Applications GND4 GND2 IN GND1 * * * * * Bluetooth 5 OpenThread Zigbee(R) IEEE 802.15.4 Optimized for STM32WB55Cx and STM32WB55Rx Description Product status link MLPF-WB55-01E3 The MLPF-WB55-01E3 integrates an impedance matching network and harmonics filter. The matching impedance network has been tailored to maximize the RF performance of STM32WB55xx. This device uses STMicroelectronics IPD technology on non-conductive glass substrate which optimizes RF performance. DS12804 - Rev 1 - December 2018 For further information contact your local STMicroelectronics sales office. www.st.com MLPF-WB55-01E3 Characteristics 1 Characteristics Table 1. Absolute ratings (Tamb = 25 C) Symbol PIN VESD TOP Parameter Input power RFIN Value Unit 10 dBm ESD ratings human body model (JESD22-A114-C), all I/O one at a time while others connected to GND 2000 ESD ratings machine model, all I/O 200 Maximum operating temperature -40 to +105 V C Table 2. Impedances(Tamb = 25 C) Symbol ZIN ZOUT Parameter Value Unit Min. Typ. Max. STM32WB55xx single-ended impedance - matched to STM32WB55Cx and STM32WB55Rx - Antenna impedance - 50 - Table 3. Electrical characteristics and RF performance (Tamb = 25 C) Symbol f Frequency range IL Insertion loss lS21l RLIN RLOUT Att DS12804 - Rev 1 Parameter Value Min. Typ. 2400 0.90 Max. Unit 2500 MHz 1.1 dB Input return loss IS11I 14 22 dB Output return loss lS22l 16 24 dB Attenuation at 2fo 38 40 dB Attenuation at 3fo 43 45 dB Attenuation at 4fo 41 46 dB Attenuation at 5fo 35 42 dB Harmonic rejection levels IS21I page 2/13 MLPF-WB55-01E3 RF measurement 1.1 DS12804 - Rev 1 RF measurement Figure 1. Transmission (dB) Figure 2. Insertion loss (dB) Figure 3. Input return loss (dB) Figure 4. Output return loss (dB) Figure 5. Attenuation 2f0 (dB) Figure 6. Attenuation 3f0 (dB) page 3/13 MLPF-WB55-01E3 RF measurement Figure 7. Attenuation 4f0 (dB) DS12804 - Rev 1 Figure 8. Attenuation 5f0 (dB) page 4/13 MLPF-WB55-01E3 Package information 2 Package information In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK(R) packages, depending on their level of environmental compliance. ECOPACK(R) specifications, grade definitions and product status are available at: www.st.com. ECOPACK(R) is an ST trademark. 2.1 Bumpless CSP package information Figure 9. Bumpless CSP package outline BOTTOM VIEW (pads up) B1 X OUT SIDE VIEW T GND2 GND4 B Y B GND3 GND1 IN A A1 Coating 25m B1 a a A1 Table 4. Bumpless CSP package mechanical data Parameter DS12804 - Rev 1 Description Min. Typ. Max. Unit X X dimension of the die 975 1000 1025 m Y Y dimension of the die 1575 1600 1625 m A X pitch 500 m B Y pitch 587 m A1 Distance from bump to edge of die on X axis 250 m B1 Distance from pad to edge of die on Y axis 213 m a Pad dimension 200 m T Substrate thickness 375 400 425 m page 5/13 MLPF-WB55-01E3 Bumpless CSP package information Figure 10. Marking Figure 11. Top view Top view (pads down) OUT GND3 GND4 GND2 IN GND1 More packing information is available in the application note: * AN2348 Flip-Chip: "Package description and recommendations for use Figure 12. Tape and reel outline P0 Pin 1 located according to EIA-481 O D0 A0 F W B0 K0 P1 P2 O D1 0.03 RAISED CROSS-BAR User direction of unreeling Note: DS12804 - Rev 1 Pocket dimensions are not on scale Pocket shape may vary depending on package page 6/13 MLPF-WB55-01E3 Bumpless CSP package information Table 5. Tape and reel mechanical data Dimensions Ref Millimeters Min Typ Max A0 1.04 1.09 1.14 B0 1.64 1.69 1.74 K0 0.47 0.52 0.57 P1 3.9 4.0 4.1 P0 3.9 4.0 4.1 O D0 1.4 1.5 1.6 O D1 0.35 0.40 0.45 F 3.45 3.50 3.55 P2 1.95 2.00 2.05 W 7.9 8.0 8.3 Table 6. Pad description top view (pads down) DS12804 - Rev 1 Pad ref Pad name Description A1 OUT Antenna A2 GND4 Ground A3 IN B1 GND3 Ground B2 GND2 Ground B3 GND1 Ground STM32WB55 RF out page 7/13 MLPF-WB55-01E3 Recommendation on PCB assembly 3 Recommendation on PCB assembly 3.1 Land pattern Figure 13. PCB land pattern recommendations 450m 106.4m 106.4m OUT 300m 300m 150m GND3 150m Top_Layer Top_Solder _Mask 587m GND4 200m 200m GND2 587m 150m 150m IN 500m GND1 200m 104m 104m 1500m Figure 14. PCB stack-up recommendations Solder resist Copper 48m Core, FR4 1507m Copper 48m DS12804 - Rev 1 page 8/13 MLPF-WB55-01E3 Stencil opening design 3.2 Stencil opening design Figure 15. Stencil opening recommendations Top_Layer Stencil_Opening 587m 200m 200m (Stencil opening aligned with footprint dimensions) 587m 500m 3.3 Solder paste 1. 2. 3. 4. 5. 3.4 Placement 1. 2. 3. 4. 5. 6. 3.5 Manual positioning is not recommended. It is recommended to use the lead recognition capabilities of the placement system, not the outline centering Standard tolerance of 0.05 mm is recommended. 1.0 N placement force is recommended. Too much placement force can lead to squeezed out solder paste and cause solder joints to short. Too low placement force can lead to insufficient contact between package and solder paste that could cause open solder joints or badly centered packages. To improve the package placement accuracy, a bottom side optical control should be performed with a high resolution tool. For assembly, a perfect supporting of the PCB (all the more on flexible PCB) is recommended during solder paste printing, pick and place and reflow soldering by using optimized tools. PCB design preference 1. DS12804 - Rev 1 100 m solder stencil thickness is recommended Halide-free flux qualification ROL0 according to ANSI/J-STD-004. "No clean" solder paste is recommended. Offers a high tack force to resist component movement during PCB movement. Solder paste with fine particles: powder particle size is 20-45 m. To control the solder paste amount, the closed via is recommended instead of open vias. page 9/13 MLPF-WB55-01E3 PCB design preference 2. DS12804 - Rev 1 The position of tracks and open vias in the solder area should be well balanced. A symmetrical layout is recommended, to avoid any tilt phenomena caused by asymmetrical solder paste due to solder flow away. page 10/13 MLPF-WB55-01E3 Ordering information 4 Ordering information Figure 16. Ordering information scheme MLPF- WB55 - 01 E3 Matched low pass filter Impedance matched to STM32WB55 01: version E3: coated CSP on glass Table 7. Ordering information DS12804 - Rev 1 Order code Marking Package Weight Base qty. Delivery mode MLPF-WB55-01E3 TS Bumpless CSP 1.546 mg 5000 Tape and reel (7") page 11/13 MLPF-WB55-01E3 Revision history Table 8. Document revision history DS12804 - Rev 1 Date Version 12-Dec-2018 1 Changes Initial release. page 12/13 MLPF-WB55-01E3 IMPORTANT NOTICE - PLEASE READ CAREFULLY STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement. Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products. No license, express or implied, to any intellectual property right is granted by ST herein. Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product. ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners. Information in this document supersedes and replaces information previously supplied in any prior versions of this document. (c) 2018 STMicroelectronics - All rights reserved DS12804 - Rev 1 page 13/13