82443BX Host Bridge
Datasheet
iii
Intel 82443BX Features
The Intel® 440BX A GPset is intended for the Pentium® II processor platform and emer ging 3D
graphics/multimedia applications. The 82443BX Host Bridge provides a Host-to-PCI bridge,
optimized DRAM controller and data path, and an Accelerated Graphic Port (AGP) interface.
AGP is a high performance, component level interconnect targeted at 3D graphics applications
and is based on a set of performance enhancements to PCI. The I/O subsystem portion of the
•Processor/host bus support
— Optimized for Pentium® II
processor at 100 MHz system bus
frequency; Support for 66 MHz
— Supports full symmetric
Multiprocessor (SMP) Protocol for
up to two processors; I/O APIC
related buffer management support
(WSC# signa l )
— In-order transact i on and dyn ami c
deferred transaction support
— Desktop optimized GTL+ bus driver
technology (gated GTL+ receivers
for reduced power)
•Inte
rated DRAM controller
— 8 to 512 Mbytes or 1GB (with
registered DIMMs)
— Supports up to 4 double-sided
DIMMs (8 rows memory)
— 64-bit data interface with ECC
support (SDRAM only)
— Unbuffered and Registered
SDRAM (Synchronous ) DRAM
Support (x-1-1 -1 access @ 66 MHz,
x-1-1-1 access @ 100 MHz)
— Enhanced SDRAM Open Page
Architecture Support for 16- and
64-Mbit DRAM devices with 2k, 4k
and 8k page sizes
•PCI bus interface
— PCI Rev. 2.1, 3.3V and 5V, 33MHz
interface compliant
— PCI Parity Generation Support
— Data streaming support from PCI to
DRAM
— Delayed Transaction support for
PCI-DRAM Reads
— Support s concu rren t CPU, AGP and
PCI transactions to main memory
•AGP interface
— Sup ports single AGP comp liant
device (AGP-66/133 3.3V device)
— AGP Specification Rev 1.0
compliant
— AGP-data/transaction flow
optimized arbitration mechanism
— A GP side-band interface for ef ficient
request pipelining without
interfering with the data streams
— AGP-specific data buffering
— Supports concurrent CPU, AGP and
PCI transactions to m a in memory
— AGP high-priority transactions
(“expedite”) support
•Power Managem ent Functions
— Stop Clock Grant and Halt special
cycle translation (host to PCI Bus)
— Mobile and “Deep Green” Desktop
support for system suspend/r e sume
(i.e., DRAM and power-on suspend)
— Dynamic po wer down o f idle DRAM
ro ws
— SDRAM self-refresh power down
support in su spen d mode
— Independent, in te rnal d ynam ic cl ock
gating reduces average power
dissipation
— Static STOP CLOCK support
— Power-on Suspend mode
— Suspend to DRAM
— ACPI compliant power management
•Packaging/Voltage
—492 Pin BGA
— 3.3V core and mixed 3.3V and G TL
I/O
•Supporting I/O Bridge
— System Management Bus (SMB)
with support for DIMM Serial
Presence Detect (SPD)
— PCI-ISA Bridge (PIIX4E)
— Power Managem ent Support
— 3.3V core and mixed 5V, 3.3V I/O
and interface to the 2.5V CPU
signals via open-drain output buffers
The 82443BX may contain design defects or errors known as errata which ma y cause the products to deviate from publ ished
specifications. Current characterized errata are available on request.