Consumer/Commercial CVSD Digital Voice CODEC 4 CMX639 Preliminary Information
2000 MX-COM, Inc. www.mxcom.com Tel: 800 638 5577 336 744 5050 Fax: 336 744 5054 Doc. # 20480209.006
4800 Bethania Station Road, Winston-Sal em, NC 27105-1201 USA All Trademarks and service marks are held by their respective companies.
2 Signal List
P6
22-pin
PDIP
E2
24-pin
TSSOP
D4
16-pin
SOIC
Signal Name Type Description
1 1 1 Xtal/Clock input
Input to the clock oscillator inverter. A 1.024MHz Xtal input or
externally derived clock is injected here. See Table 3 and Figure 3.
2 N/C No Connection
2 3 2
Xtal output The 1.024 MHz output of the clock oscillator inverter.
3 4 N/C No Connection
4 5 3
Encoder Data
Clock input/
output
A logic I/O port. External encode clock input or internal data clock
output. Clock frequency is dependent upon Clock Mode 1, 2 inputs
and Xtal frequency (see Table 3). Note: No internal pull-up is
provided.
5 6 4 Encoder Output output
The encoder digital output. This is a three-state output whose
condition is set by the Data Enable and Powersave inputs. See
Table 2.
6 7
Not
present Idle Force Encoder input
When this pin is at a logical '0' the encoder is forced to an idle
state and the encoder dig it al out put is 0101…, a perfect idle
pattern. When this pin is a logical '1' the encoder encodes as
normal. Internal 1MΩ pull-up.
7 8 5 Data Enable input
Data is made available at the encoder output pin by control of this
input. See Encoder Output pin. Internal 1 MΩ pull-up.
8 9 N/C No Connection
9 10 6 Bias
Normally at VDD/2 bias, this pin should be ext ernally decoup le d by
capacitor C4. Internally pulled to VSS when Powersave is a logical
'0'.
10 11 7 Encoder Input input
The analog signal input. Internally biased at VDD/2, this input
requires an external coupling capacitor. The source impedance
driving the coupling capacitor should be less than 1kΩ. A lower
driving source impedance will reduce encoder output channel
noise levels. See Figure 2.
11 12 8 VSS power Negative Supply
12 13 N/C No Connection
13 14 9 Decoder Output output
The recovered analog signal is output at this pin. It is the buffered
output of a lowpass filter and requires external components. During
'Powersave' this output is open circuit.
14 15 N/C No Connection
15 16 10
Powersave input A logic '0' at this pin puts most parts of the codec into a quiescent
non-operationa l s tate. Whe n at a logic a l '1', the c odec oper ates
normally. Internal 1 MΩ pull-up.
17 N/C No Connection
16 18 Not
present Idle Force Decoder input
A logic '0' at this pin gates a 0101... pattern internally to the
decoder so that the Decoder Output goes to VDD/2. When this pin
is a logical '1' the decoder operates as normal. Internal 1MΩ pull-
up.
17 19 11 Decoder Input input
The received digital signal input. Internal 1 MΩ pull-up.
18 20 12
Decoder Data
Clock input/
output A logic I/O port. External decode clock input or internal data clock
output, dependent upon Clock Mode 1 and 2 inputs. See Table 3.
Note: No internal pull-up is provided.
19 21 13 Algorithm input
A logic '1' at this pin sets this device for a 3-bit companding
algorithm. A logical '0' sets a 4-bit companding al gorithm. Internal 1
MΩ pull-up.
20 22 14 Clock Mode 2 input
21 23 15 Clock Mode 1 input
Clock rates refer to f = 1024MHz Xtal/Clock input. During internal
operation the data clock frequencies are available at the ports for
external circuit synchronization. Independent or common data rate
inputs to Encode and Decode data clock ports may be employed in
the External Clocks mode. Internal 1MΩ pull-u p s . See Table 3.
22 24 16 VDD power Positive Supply. A single 3.0V to 5.5V supply is required.
Table 1: Signal List