Document Number: 002-00615 Rev. *B Page 3 of 101
Contents
1. General Description..................................................... 4
2. Simultaneous Read/Write
Operation with Zero Latency ...................................... 4
2.1 Page Mode Features ..................................................... 5
2.2 Standard Flash Memory Features ................................. 5
3. Ordering Information................................................... 6
4. Product Selector Guid e............................................... 8
5. Block Diagram.............................................................. 8
6. Simultaneous Read/Write Block Diagram.................. 9
7. Simultaneous Read/Write
Block Diagram (PL129J)............................................ 10
8. Connection Diagrams................................................ 11
8.1 Special Package Handling Instructions........................ 11
8.2 80-Ball Fine-Pitch BGA—PL127J................................ 11
8.3 64-Ball Fine-Pitch BGA—
MCP Compatible—PL127J.......................................... 12
8.4 48-Ball Fine-Pitch BGA,
PL064J and PL032J..................................................... 13
8.5 56-Pin TSOP 20 x 14 mm............ ... ............................ . 14
8.6 56-Ball Fine-Pitch Ball Grid Array,
PL064J and PL032J..................................................... 15
9. Pin Description........................................................... 16
10. Logic Symbol ............................................................. 17
11 . Device Bus Operations.............................................. 17
11.1 Requirements for Reading Array Data......................... 18
11.2 Simultaneous Read/Write Operation ........................... 19
11.3 Writing Commands/Command Sequences.................. 19
11.4 Standby Mode.............................................................. 20
11.5 Automatic Sleep Mode................................................. 20
11.6 RESET#: Hardware Reset Pin..................................... 20
11.7 Output Disable Mode................................................... 21
11.8 Autoselect Mode.......................................................... 43
11.9 Selecting a Sector Protection Mode............................. 47
12. Sector Protection....................................................... 49
12.1 Persistent Sector Protection........................................ 49
12.2 Password Sector Protection......................................... 49
12.3 WP# Hardware Protection........................................... 49
12.4 Selecting a Sector Protection Mode............................. 49
13. Persistent Sector Protection..................................... 50
13.1 Persistent Protection Bit (PPB).................................... 50
13.2 Persistent Protection Bit Lock (PPB Lock)................... 50
13.3 Dynamic Protection Bit (DYB)...................................... 50
13.4 Persistent Sector Protection Mode Locking Bit............ 51
14. Password Protection Mode....................................... 52
14.1 Password and Password Mode Locking Bit................. 52
14.2 64-bit Password........................................................... 52
14.3 Write Protect (WP#)..................................................... 53
14.4 High Voltage Sector Protection.................................... 53
14.5 Temporary Sector Unprotect........................................ 55
14.6 Secured Silicon Sector Flash Memory Region ............. 55
14.7 Hardware Data Protection.. ... .. ...................................... 57
15. Common Fla sh Memo ry Interface (CFI).................... 58
16. Command Definit ion s................................................. 61
16.1 Reading Array Data...................................................... 61
16.2 Reset Command........................................................... 61
16.3 Autoselect Command Sequence .................................. 62
16.4 Enter/Exit Secured Silicon Sector
Command Sequence.................................................... 62
16.5 Word Program Command Sequence............................ 63
16.6 Chip Erase Command Sequence ................................. 64
16.7 Sector Erase Command Sequence.............................. 65
16.8 Erase Suspend/Erase Resume Commands................. 66
16.9 Program Suspend/Program Resume Commands ........ 67
16.10Command Definitions Tables ....................................... 67
17. Write Operation Status............................................... 71
17.1 DQ7: Data# Polling....................................................... 71
17.2 RY/BY#: Ready/Busy#.................................................. 72
17.3 DQ6: Toggle Bit I.......................................................... 72
17.4 DQ2: Toggle Bit II......................................................... 74
17.5 Reading Toggle Bits DQ6/DQ2..................................... 74
17.6 DQ5: Exceeded Timing Limits ...................................... 74
17.7 DQ3: Sector Erase Timer.............................................. 75
18. Absol ute Maximum Ratings....................................... 76
19. Operating Ranges....................................................... 77
20. DC Characteristics...................................................... 78
21. AC Characteristic........................................................ 79
21.1 Test Conditions............................................................. 79
21.2 Switching Waveforms................................................... 80
21.3 Read Operations........................................................... 80
21.4 Reset ............................................................................ 82
21.5 Erase/ Program Operat ions........ ... ... .............. ... ... ......... 83
21.6 Timing Diagrams . .......................................................... 84
22. Protect/Unprotect........................................................ 88
22.1 Controlled Erase Operations......................................... 90
23. Pin Capaci tance .......................................................... 93
23.1 BGA Pin Capacitance................................................... 93
23.2 TSOP Pin Capacitance................................................. 93
24. Physical Dimen sion s.................................................. 94
24.1 VBG080—80-Ball Fine-pitch
Ball Grid Array 8 x 11 mm Package (PL127J).............. 94
24.2 VBH064—64-Ball Fine-pitch
Ball Grid Array 8 x 11.6 mm package (PL127J)............ 95
24.3 VBK048—48-Ball Fine-pitch
Ball Grid Array 8.15 x 6.15 mm package
(PL032J and PL064J)...................................................... 96
24.4 VBU056—56-Ball Fine-pitch
BGA 7 x 9mm package (PL064J and PL032J)............. 97
24.5 TS056—20 x 14 mm, 56-pin TSOP (PL127J)............... 98
25. Revision Summary...................................................... 99