LTC1879 1.2A Synchronous Step-Down Regulator with 15A Quiescent Current U FEATURES DESCRIPTIO High Efficiency: Up to 95% Low Quiescent Current: Only 15A with No Load 550kHz Constant Frequency Operation 2.65V to 10V Input Voltage Range VOUT from 0.8V to VIN, IOUT to 1.2A True PLL Frequency Locking from 350kHz to 750kHz Power Good Output Voltage Monitor Low Dropout Operation: 100% Duty Cycle Burst Mode(R) or Pulse Skipping Operation Current Mode Operation for Excellent Line and Load Transient Response Shutdown Mode Draws < 1A Supply Current 2% Output Voltage Accuracy Overcurrent and Overtemperature Protected Available in 16-Lead SSOP Package Cellular Telephones Portable Computers Wireless Modems , LTC and LT are registered trademarks of Linear Technology Corporation. Burst Mode is a registered trademark of Linear Technology Corporation. U The switching frequency is internally set to 550kHz, allowing the use of small surface mount inductors and capacitors. For noise sensitive applications, the LTC1879 can be externally synchronized from 350kHz to 750kHz. Burst Mode operation is inhibited during synchronization or when the SYNC/MODE pin is pulled low. The internal synchronous rectifier switch increases efficiency and eliminates the need for an external Schottky diode. Low output voltages are easily supported with a 0.8V feedback reference voltage. The LTC1879 is available in a 16-lead SSOP package. U APPLICATIO S The LTC(R)1879 is a high efficiency monolithic synchronous buck regulator using a constant frequency, current mode architecture. Operating supply current is only 15A with no load and drops to < 1A in shutdown. The input supply voltage range of 2.65V to 10V makes the LTC1879 ideally suited for both single and dual Li-Ion battery-powered applications. 100% duty cycle provides low dropout operation, extending battery life in portable systems. TYPICAL APPLICATIO High Efficiency Step-Down Converter VIN 2.65V TO 10V 100 13 CIN 10F 15 8, 9 5, 12 SYNC/MODE SWP LTC1879 14 6, 11 PGOOD SWN 150k 4 ITH PGND 220pF VFB SGND 80 L1 6.2H VOUT* 3.1V COUT 47F 7, 10 3 EFFICIENCY (%) PVIN RUN/SS VIN = 3.6V 90 SVIN 2 47pF Efficiency vs Output Load Current VIN = 7.2V 70 VIN = 10V 60 50 Burst Mode OPERATION VOUT = 3.1V L = 6.2H 40 28.0k 80.6k 1 1879 TA01a CIN: TAIYO YUDEN CERAMIC LMK325BJ106MN COUT: TDK CERAMIC C4532X5ROJ476M L1: TOKO A921CY6R2M *VOUT CONNECTED TO VIN (MINUS SWITCH AND L1 VOLTAGE DROP) FOR 2.65V < VIN < 3.1V 30 0.1 1 10 100 OUPUT CURRENT (mA) 1000 1879 TA01b 1879f 1 LTC1879 W U U U W W W ABSOLUTE MAXIMUM RATINGS PACKAGE/ORDER INFORMATION (Note 1) Input Supply Voltage ................................ - 0.3V to 11V ITH, PLL_LPF Voltages ............................. - 0.3V to 2.7V RUN/SS, VFB Voltages ............................... - 0.3V to VIN SYNC/MODE Voltage ................................. - 0.3V to VIN (VPVIN - VSWP) Voltage ............................. - 0.3V to 11V VSWN Voltage ............................................ - 0.3V to 11V P-Channel Switch Source Current (DC) .................... 2A N-Channel Switch Sink Current (DC) ........................ 2A Peak Switching Sink and Source Current ................. 3A Operating Ambient Temperature Range (Note 2) ............................................. - 40C to 85C Junction Temperature (Notes 3, 6) ...................... 125C Storage Temperature Range ................ - 65C to 150C Lead Temperature (Soldering, 10 sec)................. 300C ORDER PART NUMBER TOP VIEW SGND 1 RUN/SS 2 16 PLL_LPF 14 PGOOD ITH 4 13 SVIN SWP1 5 12 SWP2 SWN1 6 11 SWN2 PGND1 7 10 PGND2 PVIN1 8 LTC1879EGN 15 SYNC/MODE VFB 3 9 GN PART MARKING PVIN2 1879 GN PACKAGE 16-LEAD PLASTIC SSOP TJMAX = 125C, JA = 140C/ W, JC = 40C/ W Consult LTC Marketing for parts specified with wider operating temperature ranges. ELECTRICAL CHARACTERISTICS The denotes specifications which apply over the full operating temperature range, otherwise specifications are TA = 25C. VIN = 5V unless otherwise noted. SYMBOL PARAMETER CONDITIONS IVFB Feedback Current (Note 4) VFB Regulated Output Voltage (Note 4) 0C TA 85C (Note 4) - 40C TA 85C MIN TYP 8 60 nA 0.784 0.740 0.80 0.80 0.816 0.840 V V 60 110 VOVL Overvoltage Trip Limit with Respect to VFB VOVL = VOVL - VFB 20 VUVL Undervoltage Trip Limit with Respect to VFB VUVL = VFB - VUVL 20 VFB/VFB Reference Voltage Line Regulation VIN = 2.65V to 10V (Note 4) VLOADREG Output Voltage Load Regulation Measured in Servo Loop, VITH = 0.9V to 1.2V Measured in Servo Loop, VITH = 1.6V to 1.2V VIN Input Voltage Range IQ Input DC Bias Current Pulse Skipping Mode Burst Mode Operation Shutdown SYNC Capture Range fOSC Oscillator Frequency IPLLLPF Phase Detector Output Current Sinking Capability Sourcing Capability fPLLIN < fOSC fPPLIN > fSOC RPFET RDS(ON) of P-Channel FET ISW = 100mA, VIN = 5V RNFET RDS(ON) of N-Channel FET ISW = - 100mA, VIN = 5V IPK Peak Inductor Current VFB = 0.7V, Duty Cycle < 35%, VIN = 5V ILSW SW Leakage VRUN = 0V, VSW = 0V or 10V, VIN = 10V ISYNC/MODE SYNC/MODE Leakage Current 110 mV 0.25 %/V 0.1 - 0.1 0.6 - 0.6 % % 10 V 365 22 1 A A A 350 750 kHz 495 550 80 605 kHz kHz 3 -3 10 - 10 20 - 20 A A 0.35 0.45 0.37 0.5 2.2 2.7 A 0.01 2.5 A 1.0 1.5 V 0.01 1 A 1.8 mV 60 270 15 0 VFB 0.7V VFB = 0V UNITS 0.05 2.65 (Note 5) 2.65V < VIN < 10V, VSYNC/MODE = 0V, IOUT = 0A VSYNC/MODE = VIN, IOUT = 0A VRUN = 0V, VIN = 10V fSYNC VSYNC/MODE SYNC/MODE Threshold MAX 0.2 1879f 2 LTC1879 ELECTRICAL CHARACTERISTICS The denotes specifications which apply over the full operating temperature range, otherwise specifications are TA = 25C. VIN = 5V unless otherwise noted. SYMBOL PARAMETER CONDITIONS MIN VRUN RUN Threshold VRUN Ramping Up IRUN RUN Input Current VRUN = 0V 0.2 Note 1: Absolute Maximum Ratings are those values beyond which the life of a device may be impaired. Note 2: The LTC1879E is guaranteed to meet specified performance from 0C to 70C. Specifications over the - 40C to 85C operating ambient temperature range are assured by design, characterization and correlation with statistical process controls. Note 3: TJ is calculated from the ambient temperature TA and power dissipation PD according to the following formula: LTC1879: TJ = TA + (PD x 140C/W) TYP MAX UNITS 0.7 1.5 V 0.01 1 A Note 4: The LTC1879 is tested in a feedback loop which servos VFB to the balance point for the error amplifier (VITH = 1.2V) Note 5: Dynamic supply current is higher due to the gate charge being delivered at the switching frequency. Note 6: This IC includes overtemperature protection that is intended to protect the device during momentary overload conditions. Junction temperature will exceed 125C when overtemperature protection is active. Continuous operation above the specified maximum operating junction temperature may impair device reliability. U W TYPICAL PERFOR A CE CHARACTERISTICS 0.7 595 0.4 0.3 VIN = 10V OSCILLATOR FREQUENCY (kHz) FREQUENCY (kHz) RDS(ON) () VIN = 10V 0.2 590 575 VIN = 5V 0.5 600 VIN = 5V SYNCHRONOUS SWITCH MAIN SWITCH 0.6 Oscillator Frequency vs Supply Voltage Oscillator Frequency vs Temperature RDS(ON) vs Temperature VIN = 5V 555 535 515 0.1 570 560 550 540 530 520 510 0 -50 -25 0 25 50 75 TEMPERATURE (C) 100 495 -50 125 500 -25 0 25 50 75 TEMPERATURE (C) 100 1879 G01 2 VIN = 5V 0.6 250 DC SUPPLY CURRENT (A) 200 150 100 50 0.5 200 0.4 150 0.3 MAIN SWITCH 0.2 100 50 0.1 Burst Mode OPERATION Burst Mode OPERATON 0 0 50 TEMPERATURE (C) SYNCHRONOUS SWITCH PULSE SKIPPING MODE RDS(ON) () 250 10 RDS(ON) vs Input Voltage 300 PULSE SKIPPING MODE 4 6 8 SUPPLY VOLTAGE (V) 1879 G03 DC Supply Current vs Input Voltage 300 0 -50 125 1879 G02 DC Supply Current vs Temperature SUPPLY CURRENT (A) 580 100 125 1879 G04 0 2 4 6 INPUT VOLTAGE (V) 8 10 1879 G05 0 2 3 4 8 7 6 5 INPUT VOLTAGE (V) 9 10 1879 G06 1879f 3 LTC1879 U W TYPICAL PERFOR A CE CHARACTERISTICS Switch Leakage vs Temperature Switch Leakage vs Input Voltage 20 VIN = 10V 16 2.50 2.49 40 SWITCH LEAKAGE (nA) SWITCH LEAKAGE (A) RUN = 0V TA = 25C 45 14 12 MAIN SWITCH 10 8 6 SYNCHRONOUS SWITCH 4 2 0 -50 -25 50 25 0 75 TEMPERATURE (C) 100 OUTPUT VOLTAGE (V) 18 35 30 25 MAIN SWITCH 20 15 0 SYNCHRONOUS SWITCH 2 0 6 4 INPUT VOLTAGE (V) 8 2.41 0 90 Efficiency vs Output Current 100 799 798 797 80 VIN = 5V 70 VIN = 7.2V 60 50 VIN = 10V 796 125 30 0.1 10 100 1 OUTPUT CURRENT (mA) VIN = 10V VOUT = 2.5V L = 6.2H Burst Mode OPERATION 30 0.1 10 100 1 OUTPUT CURRENT (mA) 1879 G11 Efficiency vs Output Current VIN = 7.2V VIN = 7.2V 60 40 1000 1879 G10 100 VIN = 5V 70 50 VOUT = 1.8V L = 6.2H Burst Mode OPERATION 40 795 EFFICIENCY (%) 800 VIN = 3.6V 90 VIN = 3.6V 80 801 100 200 400 600 800 1000 1200 1400 1600 LOAD CURRENT (mA) 1879 G09 Efficiency vs Output Current 0 25 50 75 TEMPERATURE (C) PULSE SKIPPING MODE VIN = 5V L = 6.2H 1879 G08 EFFICIENCY (%) REFERENCE VOLTAGE (mV) 2.44 10 100 90 2.45 2.42 802 -25 2.46 5 125 VIN = 6V 794 -50 2.47 2.43 Reference Voltage vs Temperature 803 2.48 10 1879 G07 804 Output Voltage vs Load Current 2.51 50 1000 1879 G12 Efficiency vs Input Voltage 100 VIN = 4.2V 100mA 10mA 90 70 60 50 1mA 80 VIN = 4.2V EFFICIENCY (%) EFFICIENCY (%) 80 VIN = 7.2V 40 30 20 10 0 0.1 70 60 0.1mA 50 VOUT = 3.1V L = 6.2H Burst Mode OPERATION PULSE SKIPPING MODE 1 10 100 OUTPUT CURRENT (mA) 1000 VOUT = 2.5V L = 6.2H Burst Mode OPERATION 40 30 2 4 6 8 10 INPUT VOLTAGE (V) 1879 G13 1879 G14 1879f 4 LTC1879 U W TYPICAL PERFOR A CE CHARACTERISTICS Load Step (Pulse Skipping Mode) Load Step (Burst Mode Operation) IL 1A/DIV Soft-Start with Shorted Output IL 1A/DIV IVIN 500mA/DIV RUN/SS 1V/DIV VOUT 100mV/DIV VOUT 100mV/DIV VIN = 5V VOUT = 2.5V L = 4.7H 50s/DIV CIN = 20F COUT = 47F ILOAD = 50mA to 1200mA 1879 G15 VIN = 5V VOUT = 2.5V L = 4.7H 50s/DIV CIN = 20F COUT = 47F ILOAD = 50mA to 1200mA 1879 G16 Burst Mode Operation VIN = 5V VOUT = 0V L = 4.7H 5ms/DIV CIN = 20F COUT = 47F ILOAD = 0A 1879 G19 Pulse Skipping Mode Operation IL 200mA/DIV IL 200mA/DIV VOUT 50mV/DIV VOUT 20mV/DIV SW 5V/DIV SW 5V/DIV VIN = 5V VOUT = 2.5V L = 4.7H 25s/DIV CIN = 20F COUT = 47F ILOAD = 15mA 1879 G18 VIN = 5V VOUT = 2.5V L = 4.7H 2.5s/DIV CIN = 20F COUT = 47F ILOAD = 15mA 1879 G17 1879f 5 LTC1879 U U U PI FU CTIO S SGND (Pin 1): Signal Ground Pin. RUN/SS (Pin 2): Combination of Soft-Start and Run Control Inputs. Forcing this pin below 0.7V shuts down the device. In shutdown all functions are disabled and device draws zero supply current. For the proper operation of the part, force this pin above 2.5V. Do not leave this pin floating. Soft-start can be accomplished by raising the voltage on this pin gradually with an RC circuit. VFB (Pin 3): Feedback Pin. Receives the feedback voltage from an external resistor divider across the output. ITH (Pin 4): Error Amplifier Compensation Point. The current output increases with this control voltage. Nominal voltage range for this pin is 0.5V to 1.8V. SWP1, SWP2 (Pins 5, 12): Upper Switch Nodes. These pins connect to the drains of the internal main PMOS switches and should always be connected together externally. SWN1, SWN2 (Pins 6, 11): Lower Switch Nodes. These pins connect to the drains of the internal synchronous NMOS switches and should always be connected together externally. PVIN1, PVIN2 (Pins 8, 9): Power Supply Pins for the Internal Drivers and Switches. These pins should always be tied together. SVIN (Pin 13): Signal Power Supply Pin. PGOOD (Pin 14): Power Good Indicator Pin. Power good is an open-drain logic output. The PGOOD pin is pulled to ground when the voltage on the VFB pin is not within 7.5% of its nominally regulated potential. This pin requires a pull-up resistor for power good indication. Power good indication works in all modes of operation. SYNC/MODE (Pin 15): External Clock Synchronization and Mode Select Input. To synchronize, apply an external clock with a frequency between 350kHz and 750kHz. To select Burst Mode operation, tie pin to SVIN. Grounding this pin selects pulse skipping mode. Do not leave this pin floating. PLL_LPF (Pin 16): Output of the Phase Detector and Control Input of Oscillator. Connect a series RC lowpass network from this pin to ground if externally synchronized. If unused, this pin may be left open. PGND1, PGND2 (Pins 7, 10): Power Ground Pins. Ground pins for the internal drivers and switches. These pins should always be tied together. 1879f 6 2 3 15 RUN/SS VFB 0.6V SYNC/MODE PLL_LPF + 16 SOFT-START 0.8V REF SVIN 0.74V 0.86V 0.8V FREQ SHIFT VCO AND OSC + - - + - + EA SLOPE COMP UVDET OVDET SVIN SLEEP OSC + Y = "0" ONLY WHEN X IS A CONSTANT "1" OV 4 ITH 0.45V Q R 1 SGND 14 PGOOD SWITCHING LOGIC AND BLANKING CIRCUIT SLEEP SHUTDOWN BURST EN THERMAL SHUTDOWN RS LATCH Q S + - - - BURST DEFEAT Y X 0.8V ICOMP - + + RCMP ANTISHOOTTHROUGH - BOTTOM MOSFET 2.9 6, 11 5, 12 8, 9 1879 BD 7, 10 PGND SWN SWP TOP MOSFET PVIN 13 SVIN LTC1879 BLOCK DIAGRA 1879f 7 W LTC1879 U OPERATIO (Refer to Block Diagram) Main Control Loop The LTC1879 uses a constant frequency, current mode step-down architecture. Both the top MOSFET and synchronous bottom MOSFET switches are internal. During normal operation, the internal top power MOSFET is turned on each cycle when the oscillator sets the RS latch, and turned off when the current comparator, ICOMP, resets the RS latch. The peak inductor current at which ICOMP turns the top MOSFET off is controlled by the voltage on the ITH pin, which is the output of error amplifier EA. When the load current increases, it causes a slight decrease in the feedback voltage, VFB, relative to the 0.8V internal reference, which, in turn, causes the ITH voltage to increase until the average inductor current matches the new load current. While the top MOSFET is off, the bottom MOSFET is turned on until either the inductor current starts to reverse direction or the next clock cycle begins. Comparator OVDET guards against transient overshoots > 7.5% by turning the main switch off and keeping it off until the fault is removed. Burst Mode Operation The LTC1879 is capable of Burst Mode operation in which the internal power MOSFETs operate intermittently based on load demand. To enable Burst Mode operation, simply tie the SYNC/MODE pin to SVIN or connect it to a logic high (VSYNC/MODE > 1.5V). To disable Burst Mode operation and enable PWM pulse skipping mode, connect the SYNC/ MODE pin to SGND. In this mode, the efficiency is lower at light loads but becomes comparable to Burst Mode operation when the output load exceeds 100mA. The advantage of pulse skipping mode is lower output ripple. When the converter is in Burst Mode operation, the peak current of the inductor is set to approximately 400mA, even though the voltage at the ITH pin indicates a lower value. The voltage at the ITH pin drops when the inductor's average current is greater than the load requirement. As the ITH voltage drops below approximately 0.45V, the BURST comparator trips, turning off both power MOSFETs. The ITH pin is then disconnected from the output of the EA amplifier and held 0.65V above ground. In sleep mode, both power MOSFETs are held off and the internal circuitry is partially turned off, reducing the quiescent current to 15A. The load current is now being supplied from the output capacitor. When the output voltage drops, the ITH pin reconnects to the output of the EA amplifier and the top MOSFET is again turned on and this process repeats. Soft-Start/Run Function The RUN/SS pin provides a soft-start function and a means to shut down the LTC1879. Soft-start reduces the input current surge by gradually increasing the regulator's maximum output current. This pin can also be used for power supply sequencing. Pulling the RUN/SS pin below 0.7V shuts down the LTC1879, which then draws < 1A current from the supply. This pin can be driven directly from logic circuits as shown in Figure 1. It is recommended that this pin is driven to VIN during normal operation. Note that there is no current flowing out of this pin. Soft-start action is accomplished by connecting an external RC network to the RUN/ SS pin as shown in Figure 1. The LTC1879 actively pulls the RUN/SS pin to ground under low input supply voltage conditions. VIN 3.3V OR 5V D1* 0.32V RSS RUN/SS CSS *ZETEX BAT54 1879 F01 Figure 1. RUN/SS Pin Interfacing 1879f 8 LTC1879 U OPERATIO (Refer to Block Diagram) Power Good Indicator Low Dropout Operation The power good function monitors the output voltage in all modes of operation. Its open-drain output is pulled low when the output voltage is not within 7.5% of its nominally regulated voltage. The feedback voltage is filtered before it is fed to a power good window comparator in order to prevent false tripping of the power good signal during fast transients. The window comparator monitors the output voltage even in Burst Mode operation. In shutdown mode, open drain is actively pulled low to indicate that the output voltage is invalid. When the input supply voltage decreases toward the output voltage in a buck regulator, the duty cycle increases toward the maximum on-time. Further reduction of the supply voltage forces the main switch to remain on for more than one cycle until it reaches 100% duty cycle. The output voltage will then be determined by the input voltage minus the voltage drop across the top MOSFET and the inductor. When the output is shorted to ground, the frequency of the oscillator is reduced to about 80kHz, 1/7 the nominal frequency. This frequency foldback ensures that the inductor current has more time to decay, thereby preventing runaway. The oscillator's frequency will progressively increase to 550kHz (or to the synchronized frequency) when VFB rises above 0.3V. Frequency Synchronization The LTC1879 can be synchronized to an external clock source connected to the SYNC/MODE pin. The turn-on of the top MOSFET is synchronized to the rising edge of the external clock. When the LTC1879 is clocked by an external source, Burst Mode operation is disabled. In this synchronized mode, when the output load current is very low, current comparator, ICOMP, may remain tripped for several cycles and force the main switch to stay off for the same number of cycles. Increasing the output load slightly allows constant frequency PWM operation to resume. Frequency synchronization is inhibited when the feedback voltage VFB is below 0.6V. This prevents the external clock from interfering with the frequency foldback for shortcircuit protection. The LTC1879 is designed to operate down to an input supply voltage of 2.65V although the maximum allowable output current is reduced at this low voltage. Figure 2 shows the reduction in the maximum output current as a function of input voltage. Another important detail to remember is that at low input supply voltages, the RDS(ON) of the P-channel switch increases. Therefore, the user should calculate the power dissipation when the LTC1879 is used at 100% duty cycle with low supply voltage (see Thermal Considerations in the Applications Information section). 1800 MAXIMUM OUTPUT CURRENT (mA) Short-Circuit Protection Low Supply Operation 1600 VOUT = 2.5V 1400 VOUT = 1.8V 1200 VOUT = 3.1V 1000 800 600 400 2 3 4 5 6 7 8 9 10 INPUT VOLTAGE (V) 1879 F02 Figure 2. Maximum Output Current vs Input Voltage 1879f 9 LTC1879 Slope Compensation and Inductor Peak Current Slope compensation is required in order to prevent subharmonic oscillation at high duty cycles. It is accomplished by internally adding a compensating ramp to the inductor current signal at duty cycles in excess of 40%. As a result, the maximum inductor peak current is reduced for duty cycles > 40%. This is shown in the decrease of the inductor peak current as a function of duty cycle graph in Figure 3. MAXIMUM INDUCTOR PEAK CURRENT (mA) U OPERATIO 2400 VIN = 5V 2200 2000 1800 1600 1400 1200 1000 0 20 40 60 DUTY CYCLE (%) 80 100 1879 F03 Figure 3. Maximum Inductor Peak Current vs Duty Cycle U W U U APPLICATIO S I FOR ATIO The basic LTC1879 application circuit is shown on the first page of this data sheet. External component selection is driven by the load requirement and begins with the selection of L followed by CIN and COUT. Inductor Value Calculation The inductor selection will depend on the operating frequency of the LTC1879. The internal nominal frequency is 550kHz, but can be externally synchronized from 350kHz to 750kHz. The operating frequency and inductor selection are interrelated in that higher operating frequencies allow the use of smaller inductor and capacitor values. However, operating at a higher frequency results in lower efficiency because of increased switching losses. The inductor value has a direct effect on ripple current. The ripple current IL decreases with higher inductance or frequency and increases with higher input voltages. IL = V 1 VOUT 1- OUT ( f)(L) VIN (1) Accepting larger values of IL allows the use of smaller inductors, but results in higher output voltage ripple. A reasonable starting point for setting ripple current is IL = 0.3(IMAX). The inductor value also has an effect on Burst Mode operation. The transition to low current operation begins when the inductor current peaks fall to approximately 500mA. Lower inductor values (higher IL) will cause this to occur at lower load currents, which can cause a dip in efficiency in the upper range of low current operation. In Burst Mode operation, lower inductance values will cause the burst frequency to increase. Inductor Selection The inductor should have a saturation current rating greater than the peak inductor current set by the current comparator of LTC1879. Also, consideration should be given to the resistance of the inductor. Inductor conduction losses are directly proportional to the DC resistance of the inductor. Manufacturers sometimes provide maximum current ratings based on the allowable losses in the inductor. Suitable inductors are available from Coilcraft, Cooper, Dale, Sumida, Toko, Murata, Panasonic and other manufacturers. 1879f 10 LTC1879 U W U U APPLICATIO S I FOR ATIO CIN and COUT Selection In continuous mode, the source current of the top MOSFET is a trapezoidal waveform of duty cycle VOUT/VIN. To prevent large voltage transients, a low ESR input capacitor sized for the maximum RMS current must be used. The maximum RMS input capacitor current is given by: IRMS(CIN) IOMAX [VOUT(VIN - VOUT )]1/2 VIN This formula has a maximum at VIN = 2VOUT, where IRMS = IOUT/2. This simple worst-case condition is commonly used for design because even significant deviations do not offer much relief. Note that the capacitor manufacturer's ripple current ratings are often based on 2000 hours of life. This makes it advisable to further derate the capacitor, or choose a capacitor rated at a higher temperature than required. Several capacitors may also be paralleled to meet size or height requirements in the design. Always consult the manufacturer if there are any questions. Depending on how the LTC1879 circuit is powered up, you may need to check for input voltage transients. Input voltage transients may be caused by input voltage steps or by connecting the circuit to an already powered up source such as a wall adapter. The sudden application of input voltage will cause a large surge of current in the input leads that will store energy in the parasitic inductance of the leads. This energy will cause the input voltage to swing above the DC level of the input power source and it may exceed the maximum voltage rating of the input capacitor and LTC1879. The easiest way to suppress input voltage transients is to add a small aluminum electrolytic capacitor in parallel with the low ESR input capacitor. The selected capacitor needs to have the right amount of ESR in order to critically dampen the resonant circuit formed by the input lead inductance and the input capacitor. The typical values of ESR will fall in the range of 0.5 to 2 and capacitance will fall in the range of 5F to 50F. The selection of COUT is driven by the required effective series resistance (ESR). Typically, once the ESR requirement is satisfied, the capacitance is adequate for filtering. The output ripple VOUT is determined by: 1 VOUT IL ESR + 8 fCOUT where f = operating frequency, COUT = output capacitance and IL = ripple current in the inductor. The output ripple is highest at maximum input voltage since IL increases with input voltage. For the LTC1879, the general rule for proper operation is: ESRCOUT < 0.125 The choice of using a smaller output capacitance increases the output ripple voltage due to the frequency dependent term but can be compensated for by using capacitor(s) of very low ESR to maintain low ripple voltage. The ITH pin compensation components can be optimized to provide stable high performance transient response regardless of the output capacitor selected. Manufacturers such as Taiyo Yuden, AVX, Kemet and Sanyo should be considered for low ESR, high performance capacitors. The POSCAP solid electrolytic chip capacitor available from Sanyo is an excellent choice for output bulk capacitors due to its low ESR/size ratio. Once the ESR requirement for COUT has been met, the RMS current rating generally far exceeds the IRIPPLE(P-P) requirement. Output Voltage Programming The output voltage is set by a resistor divider according to the following formula: R1 VOUT = 0.8 V 1 + R2 (2) The external resistor divider is connected to the output, allowing remote voltage sensing as shown in Figure 4. 1879f 11 LTC1879 U W U U APPLICATIO S I FOR ATIO 0.8V VOUT 10V RLP 2.4V R1 VFB LTC1879 CLP PLL_LPF R2 SYNC/ MODE SGND 1879 F04 DIGITAL PHASE/ FREQUENCY DETECTOR VCO Figure 4. Setting the LTC1879 Output Voltage Phase-Locked Loop and Frequency Synchronization The LTC1879 has an internal voltage-controlled oscillator and phase detector comprising a phase-locked loop. This allows the MOSFET turn-on to be locked to the rising edge of an external frequency source. The frequency range of the voltage-controlled oscillator is 350kHz to 750kHz. The phase detector used is an edge sensitive digital type that provides zero degrees phase shift between the external and internal oscillators. This type of phase detector will not lock up on input frequencies close to the harmonics of the VCO center frequency. The PLL hold-in range fH is equal to the capture range, fH = fC = 200kHz. The output of the phase detector is a pair of complementary current sources charging or discharging the external filter network on the PLL_LPF pin. The relationship between the voltage on the PLL_LPF pin and operating frequency is shown in Figure 5. A simplified block diagram is shown in Figure 6. 1000 900 OSC FREQUECNY (kHz) 800 700 600 500 400 300 Figure 6. Phase-Locked Loop Block Diagram If the external frequency (VSYNC/MODE) is greater than 550kHz, the center frequency, current is sourced continuously, pulling up the PLL_LPF pin. When the external frequency is less than 550kHz, current is sunk continuously, pulling down the PLL_LPF pin. If the external and internal frequencies are the same but exhibit a phase difference, the current sources turn on for an amount of time corresponding to the phase difference. Thus the voltage on the PLL_LPF pin is adjusted until the phase and frequency of the external and internal oscillators are identical. At this stable operating point the phase comparator output is open and the filter capacitor CLP holds the voltage. The loop filter components CLP and RLP smooth out the current pulses from the phase detector and provide a stable input to the voltage controlled oscillator. The filter components CLP and RLP determine how fast the loop acquires lock. Typically RLP = 10k and CLP is 2200pF to 0.01F. When not synchronized to an external clock, the internal connection to the VCO is disconnected. This disallows setting the internal oscillation frequency by a DC voltage on the VPLLLPF pin. Efficiency Considerations 200 100 0 1879 F06 0 0.5 1 VPLLLPF (V) 1.5 2 1879 F05 Figure 5. Relationship Between Oscillator Frequency and Voltage at PLL_LPF Pin The efficiency of a switching regulator is equal to the output power divided by the input power times 100%. It is often useful to analyze individual losses to determine what is limiting the efficiency and which change would produce the most improvement. Efficiency can be expressed as: Efficiency = 100% - (1 + 2 + 3 + ...) 1879f 12 LTC1879 U W U U APPLICATIO S I FOR ATIO Where 1, 2, etc. are the individual losses as a percentage of input power. Although all dissipative elements in the circuit produce losses, two main sources usually account for most of the losses in LTC1879 circuits: supply quiescent currents and I2R losses. The supply quiescent current loss dominates the efficiency loss at very low load current whereas the I2R loss dominates the efficiency loss at medium to high load currents. In a typical efficiency plot, the efficiency curve at very low load currents can be misleading since the actual power lost is of no consequence as illustrated in Figure 7. 1. The supply quiescent current is due to two components: the DC bias current as given in the Electrical Characteristics and the internal main switch and synchronous switch gate charge currents. The gate charge current results from switching the gate capacitance of the internal power MOSFET switches. Each time the gate is switched from high to low to high again, a packet of charge dQ moves from PVIN to ground. The resulting dQ/dt is the current out of PVIN that is typically larger than the DC bias current. In continuous mode, IGATECHG = f(QT + QB) where QT and QB are the gate charges of the internal top and bottom switches. Both the DC bias and gate charge losses are proportional to supply voltage and thus their effects will be more pronounced at higher supply voltages. 1 POWER LOST (W) 0.1 VIN = 6V VOUT = 3.3V L = 6.8H Burst Mode OPERATION 0.001 1 10 100 LOAD CURRENT (mA) RSW = (RDS(ON)TOP)(DC) + (RDS(ON)BOT)(1 - DC) The RDS(ON) for both the top and bottom MOSFETs can be obtained from the Typical Performance Characteristics curves. Thus, to obtain I2R losses, simply add RSW to RL and multiply by the square of the average output current. Other losses including CIN and COUT ESR dissipative losses, MOSFET switching losses and inductor core losses generally account for less than 2% total additional loss. Thermal Considerations In most applications, the LTC1879 does not dissipate much heat due to its high efficiency. But, in applications where the LTC1879 is running at high ambient temperature with low supply voltage and high duty cycles, such as in dropout, the heat dissipated may exceed the maximum junction temperature of the part. If the junction temperature reaches approximately 150C, both power switches will be turned off and the SW nodes will become high impedance. To avoid the LTC1879 from exceeding the maximum junction temperature, the user will need to do some thermal analysis. The goal of the thermal analysis is to determine whether the power dissipated exceeds the maximum junction temperature of the part. Normally, some iterative calculation is required to determine a reasonably accurate value. The temperature rise is given by: 0.01 0.0001 0.1 2. I2R losses are calculated from the resistances of the internal switches RSW and external inductor RL. In continuous mode the average output current flowing through inductor L is "chopped" between the main switch and the synchronous switch. Thus, the series resistance looking into SW pins is a function of both top and bottom MOSFET RDS(ON) and the duty cycle (DC) as follows: 1000 1879 F07 Figure 7. Power Lost vs Load Current TR = P * JA where P is the power dissipated by the regulator and JA is the thermal resistance from the junction of the die to the ambient temperature. The junction temperature is given by: TJ = TA + TR 1879f 13 LTC1879 U W U U APPLICATIO S I FOR ATIO where TA is the ambient temperature. Because the power transistor RDS(ON) is a function of temperature, it is usually necessary to iterate 2 to 3 times through the equations to achieve a reasonably accurate value for the junction temperature. As an example, consider the LTC1879 in dropout at an input voltage of 5V, a load current of 0.8A and an ambient temperature of 70C. From the typical performance graph of switch resistance, the RDS(ON) of the P-channel switch at 70C is 0.38. Therefore, power dissipated by the IC is: P = I2 * RDS(ON) = 0.243W For the SSOP package, the JA is 140C/W. Thus the junction temperature of the regulator is: TJ = 70C + (0.243)(140) = 104C However, at this temperature, the RDS(ON) is actually 0.42. Therefore: TJ = 70C + (0.269)(140) = 108C which is below the maximum junction temperature of 125C. Note that at higher supply voltages, the junction temperature is lower due to reduced switch resistance (RDS(ON)). Checking Transient Response The regulator loop response can be checked by looking at the load transient response. Switching regulators take several cycles to respond to a step in load current. When a load step occurs, VOUT immediately shifts by an amount equal to (ILOAD * ESR), where ESR is the effective series resistance of COUT. ILOAD also begins to charge or discharge COUT, generating a feedback error signal. The regulator loop then acts to return VOUT to its steady-state value. During this recovery time, VOUT can be monitored for overshoot or ringing that would indicate a stability problem. The ITH pin can be used for external compensation as shown in Figure 9. (The capacitor, CC2, is typically needed for noise decoupling.) A second, more severe transient is caused by switching in loads with large (> 1F) supply bypass capacitors. The discharged bypass capacitors are effectively put in parallel with COUT, causing a rapid drop in VOUT. No regulator can deliver enough current to prevent this problem if the load switch resistance is low and it is driven quickly. The only solution is to limit the rise time of the switch drive so that the load rise time is limited to approximately (25 * CLOAD). Thus, a 10F capacitor charging to 3.3V would require a 250s rise time, limiting the charging current to about 130mA. 1879f 14 LTC1879 U W U U APPLICATIO S I FOR ATIO PC Board Layout Checklist 3. The high di/dt loop from the top terminal of the input capacitor, through the power MOSFETs and back to the input capacitor should be kept as tight as possible to reduce inductive ringing. Excess inductance can cause increased stress on the power MOSFET and increase noise on the input. If low ESR ceramic capacitors are used to reduce input noise, place these capacitors close to the DUT in order to keep the series inductance to a minimum. As with all high frequency switchers, when considering layout, care must be taken in order to achieve optimal electrical, thermal and noise performance. Figure 8 is a sample of PC board layout for the design example shown in Figure 9. A 4-layer PC board is used in this design. Several guidelines are followed in this layout: 1. In order to minimize switching noise and improve output load regulation, the PGND pins of the LTC1879 should be connected directly to 1) the negative terminal of the output decoupling capacitors, 2) the negative terminal of the input capacitor and 3) vias to the ground plane immediately adjacent to Pins 1, 7 and 10. The ground trace on the top layer of the PC board should be as wide and short as possible to minimize series resistance and inductance. 4. Place the small-signal components away from high frequency switching nodes. In the layout shown in Figure 8, all of the small-signal components have been placed on one side of the IC and all of the power components have been placed on the other. 5. For optimum load regulation and true sensing, the top of the output resistor divider should connect independently to the top of the output capacitor (Kelvin connection), staying away from any high dV/dt traces. Place the divider resistors near the LTC1879 in order to keep the high impedance FB node short. 2. Beware of ground loops in multiple layer PC boards. Try to maintain one central ground node on the board and use the input capacitor to avoid excess input ripple for high output current power supplies. If the ground is to be used for high DC currents, choose a path away from the small-signal components. VIAS TO GND PLANE CC1 RC CC2 CPL RSVIN RPL VIA CONNECTION TO RFB1 CSS RPG RSS RFB2 RFB1 DUT L1 CIN1 CIN2 VIN COUT PGND VOUT 1879 F08 VIAS TO GND PLANE Figure 8. Typical Application and Suggested Layout (Topside Only) 1879f 15 LTC1879 U W U U APPLICATIO S I FOR ATIO Design Example As a design example, assume the LTC1879 is used in a dual lithium-ion battery-powered cellular phone application. The VIN will be operating from a maximum of 8.4V down to about 2.65V. The load current requirement is a maximum of 0.7A but most of the time it will be on standby mode, requiring only 2mA. Efficiency at both low and high load currents is important. Output voltage is 2.5V. With this information we can calculate L using equation (1), L= V 1 VOUT 1- OUT ( f)(IL ) VIN (3) Substituting VOUT = 2.5V, VIN = 8.4V, IL = 210mA and f = 550kHz in equation (3) gives: L= An 15H inductor works well for this application. For good efficiency choose a 1.5A inductor with less than 0.125 series resistance. CIN will require an RMS current rating of at least 0.35A at temperature and COUT will require an ESR of less than 0.125. In most applications, the requirements for these capacitors are fairly similar. For the feedback resistors, choose R2 = 412k. R1 can then be calculated from equation (2) to be: V R1 = OUT - 1 * R2 = 875.5k, use 887k 0.8 Figure 9 shows the complete circuit along with its efficiency curve. 2.5V 2.5V 1- = 15.2H 550kHz * 210mA 8.4V 1879f 16 LTC1879 U W U U APPLICATIO S I FOR ATIO RSVIN 10 CSVIN 0.1F 13 RPG 100k 15 SYNC/MODE SVIN 14 PGOOD PVIN RSS 1M PVIN 2 PGND RUN/SS PGND CSS 0.1F LTC1879 16 SWP SWP PLL_LPF SWN SWN 4 CC2 220pF VFB ITH CC1 47pF SGND RC 150k 8 9 7 VIN 2.65V TO 8.4V CIN2 10F CIN1 10F GND 10 5 12 L1 15H COUT 47F VOUT 2.5V 0.7A 6 11 3 1 R1 887k R2 412k 1879 F09a BOLD LINES INDICATE HIGH CURRENT PATHS CIN1, CIN2: TAIYO YUDEN CERAMIC JMK316BJ106ML COUT: TDK CERAMIC C4532X5R0J476M L1: TOKO A921CY-150M VOUT: 0.7A IS THE MAXIMUM OUTPUT CURRENT Figure 9a. Dual Lithium-Ion/8V Wall Adapter to 2.5V/0.7A Regulator from Design Example 100 VIN = 3.6V VOUT = 2.5V L = 15H EFFICIENCY (%) 90 80 70 60 0.1 1 10 100 OUTPUT CURRENT (mA) 1000 1879 F09b Figure 9b. Efficiency vs Output Current for Design Example 1879f 17 LTC1879 U TYPICAL APPLICATIO Dual Li-Ion to 1.8V/1A Regulator Using All Ceramic Capacitors RSVIN 10 CSVIN 0.1F 13 RPG 100k SVIN 14 15 SYNC/MODE PGOOD PVIN RSS 1M PVIN 2 PGND RUN/SS PGND CSS 0.1F LTC1879 16 SWP SWP PLL_LPF SWN SWN 4 CC2 220pF VFB ITH CC1 47pF SGND 8 9 CIN1 10F 7 VIN 3V TO 8.4V CIN2 10F GND 10 COUT 47F 5 12 L1 8.2H VOUT 1.8V 1A 6 11 R1 523k 3 R2 412k 1 1879 TA02 RC 150k BOLD LINES INDICATE HIGH CURRENT PATHS CIN1, CIN2: TAIYO YUDEN CERAMIC LMK325BJ106MN COUT: TDK CERAMIC C4532X5R0J476M L1: TOKO A916CY-8R2M VOUT: 1A IS THE MAXIMUM OUTPUT CURRENT Efficiency vs Output Current 100 EFFICIENCY (%) 90 VIN = 3.6V 80 VIN = 5V 70 VIN = 7.2V 60 50 40 0.1 VOUT = 1.8V Burst Mode OPERATION 10 100 1 OUTPUT CURRENT (mA) 1000 1879 TA04 1879f 18 LTC1879 U PACKAGE DESCRIPTION GN Package 16-Lead Plastic SSOP (Narrow .150 Inch) (Reference LTC DWG # 05-08-1641) .189 - .196* (4.801 - 4.978) .045 .005 16 15 14 13 12 11 10 9 .254 MIN .009 (0.229) REF .150 - .165 .229 - .244 (5.817 - 6.198) .0165 .0015 .150 - .157** (3.810 - 3.988) .0250 TYP RECOMMENDED SOLDER PAD LAYOUT 1 .015 .004 x 45 (0.38 0.10) .007 - .0098 (0.178 - 0.249) 2 3 4 5 6 7 .053 - .068 (1.351 - 1.727) 8 .004 - .0098 (0.102 - 0.249) 0 - 8 TYP .016 - .050 (0.406 - 1.270) NOTE: 1. CONTROLLING DIMENSION: INCHES INCHES 2. DIMENSIONS ARE IN (MILLIMETERS) .008 - .012 (0.203 - 0.305) .0250 (0.635) BSC 3. DRAWING NOT TO SCALE *DIMENSION DOES NOT INCLUDE MOLD FLASH. MOLD FLASH SHALL NOT EXCEED 0.006" (0.152mm) PER SIDE **DIMENSION DOES NOT INCLUDE INTERLEAD FLASH. INTERLEAD FLASH SHALL NOT EXCEED 0.010" (0.254mm) PER SIDE GN16 (SSOP) 0502 1879f Information furnished by Linear Technology Corporation is believed to be accurate and reliable. However, no responsibility is assumed for its use. Linear Technology Corporation makes no representation that the interconnection of its circuits as described herein will not infringe on existing patent rights. 19 LTC1879 U TYPICAL APPLICATIO 5-Cell NiMH to 3.3V/0.25A ZETA Regulator Using All Ceramic Capacitors RSVIN 10 CSVIN 0.1F 13 RPG 100k SVIN 14 15 SYNC/MODE PGOOD PVIN RSS 1M PVIN 2 PGND RUN/SS PGND CSS 0.1F 9 7 16 PLL_LPF SWP SWP SWN 4 ITH CC1 47pF COUT 47F * 5 12 6 11 3 VFB SGND GND 10 CC 10F L1 4.7H * SWN VIN 2.8V TO 7.5V CIN2 10F CIN1 10F L1 LTC1879 CC2 220pF 8 R1 1.3M VOUT 3.3V 0.25A R2 412k 1 1879 TA03 RC 150k BOLD LINES INDICATE HIGH CURRENT PATHS CC: TAIYO YUDEN CERAMIC LMK325BJ106MN CIN1, CIN2: TAIYO YUDEN CERAMIC LMK325BJ106MN COUT: TDK CERAMIC C4532X5R0J476M L1: COILTRONICS CTX5-4 RELATED PARTS PART NUMBER LT1616 DESCRIPTION 25V, 500mA (IOUT), 1.4MHz, High Efficiency Step-Down DC/DC Converter LT1676 60V, 440mA (IOUT), 100kHz, High Efficiency Step-Down DC/DC Converter LT1765 25V, 2.75A (IOUT), 1.25MHz, High Efficiency Step-Down DC/DC Converter LT1766/LT1956 60V, 1.2A (IOUT), 200kHz/500kHz, High Efficiency Step-Down DC/DC Converter LT1767 25V, 1.2A (IOUT), 1.25kHz, High Efficiency Step-Down DC/DC Converter LTC(R)1875 1.5A, (IOUT), 550kHz, Synchronous Step-Down DC/DC Converter LTC1877 600mA, (IOUT), 550kHz, Synchronous Step-Down DC/DC Converter LT1940 Dual Output 1.4A (IOUT), Constant 1.1MHz, High Efficiency Step-Down DC/DC Converter LTC3405/LTC3405A 300mA (IOUT), 1.5MHz, Synchronous Step-Down DC/DC Converters LTC3406/LTC3406B 600mA (IOUT), 1.5MHz, Synchronous Step-Down DC/DC Converters LTC3411 1.25A (IOUT), 4MHz, Synchronous Step-Down DC/DC Converter LTC3412 2.5A (IOUT), 4MHz, Synchronous Step-Down DC/DC Converter LTC3430 2.5A (IOUT), 4MHz Synchronous Step-Down DC/DC Converter ThinSOT is a trademark of Linear Technology Corporation. COMMENTS VIN = 3.6V to 25V, VOUT(MIN) = 1.25V, IO = 1.9mA, ISD = <1A, ThinSOTTM VIN = 7.4V to 60V, VOUT(MIN) = 1.24V, IO = 3.2mA, ISD = 2.5A, SO-8 VIN = 3V to 25V, VOUT(MIN) = 1.20V, IO = 1mA, ISD = 15A, SO-8, TSSOP16E VIN = 5.5V to 60V, VOUT(MIN) = 1.20V, IO = 2.5mA, ISD = 25A, TSSOP16/E VIN = 3V to 25V, VOUT(MIN) = 1.20V, IO = 1mA, ISD = 6A, SO-8, MS8/E VIN = 2.7V to 6V, VOUT(MIN) = 0.8V, IO = 15A, ISD = <1A, TSSOP-16 VIN = 2.7V to 10V, VOUT(MIN) = 0.8V, IO = 10A, ISD = <1A, MS8 VIN = 3V to 25V, VOUT(MIN) = 1.2V, IO = 2.5A, ISD = <1A, TSSOP-16E VIN = 2.7V to 6V, VOUT(MIN) = 0.8V, IO = 20A, ISD = <1A, ThinSOT VIN = 2.5V to 5.5V, VOUT(MIN) = 0.6V, IO = 20A, ISD = <1A, ThinSOT VIN = 2.5V to 5.5V, VOUT(MIN) = 0.8V, IO = 60A, ISD = <1A, 10-Pin MS VIN = 2.5V to 5.5V, VOUT(MIN) = 0.8V, IO = 60A, ISD = <1A, TSSOP16E VIN = 2.5V to 5.5V, VOUT(MIN) = 0.8V, IO = 60A, ISD = <1A, TSSOP16E 1879f 20 Linear Technology Corporation LT/TP 0303 2K * PRINTED IN USA 1630 McCarthy Blvd., Milpitas, CA 95035-7417 (408) 432-1900 FAX: (408) 434-0507 www.linear.com LINEAR TECHNOLOGY CORPORATION 2001