ESMT
F25L32QA
Elite Semiconductor Memory Technology Inc. Publication Date: Jan. 2010
Revision: 1.1 14/40
16. M7-M0: Mode bits. Quad input address:
IO0=(A20,A16,A12,A8,A4,A0,M4,M0)
IO1=(A21,A17,A13,A9,A5,A1,M5,M1)
IO2=(A22,A18,A14,A10,A6,A2,M6,M2)
IO3=(A23,A19,A15,A11,A7,A3,M7,M3)
Bus C
cle-2
Fast Read Quad I/O data:
Bus Cycle-3
IO0= (X, X), (X, X), (D4,D0), (D4,D0)(D4,D0), (D4,D0), (D4,D0), (D4,D0)
IO1= (X, X), (X, X), (D5,D1), (D5,D1)(D5,D1), (D5,D1), (D5,D1), (D5,D1)
IO2= (X, X), (X, X), (D6,D2), (D6,D2)(D6,D2), (D6,D2), (D6,D2), (D6,D2)
IO3= (X, X), (X, X), (D7,D3), (D7,D3)(D7,D3), (D7,D3), (D7,D3), (D7,D3)
DOUT0 DOUT1 DOUT2 DOUT3 DOUT4 DOUT5
Bus C
cle-4
17. The instruction is initiated by executing command code, followed by address bits into SI (SIO0) before DIN, and then input
data to bidirectional IO pins (SIO0 ~ SIO3).
Quad input data:
IO0=(D4,D0), (D4,D0), (D4,D0), (D4,D0)
IO1=(D5,D1), (D5,D1), (D5,D1), (D5,D1)
IO2=(D6,D2), (D6,D2), (D6,D2), (D6,D2)
IO3=(D7,D3), (D7,D3), (D7,D3), (D7,D3)
DIN0 DIN1 DIN2 DIN3
18. This instruction is recommended when using the Dual or Quad Mode bit feature.