MCP3421 18-Bit Analog-to-Digital Converter with I2C Interface and On-Board Reference Features Description * 18-bit ADC in a SOT-23-6 package * Differential input operation * Self calibration of Internal Offset and Gain per each conversion * On-board Voltage Reference: - Accuracy: 2.048V 0.05% - Drift: 5 ppm/C * On-board Programmable Gain Amplifier (PGA): - Gains of 1,2,4 or 8 * On-board Oscillator * INL: 10 ppm of FSR (FSR = 4.096V/PGA) * Programmable Data Rate Options: - 3.75 SPS (18 bits) - 15 SPS (16 bits) - 60 SPS (14 bits) - 240 SPS (12 bits) * One-Shot or Continuous Conversion Options * Low current consumption: - 145 A typical (VDD= 3V, Continuous Conversion) - 39 A typical (VDD= 3V, One-Shot Conversion with 1 SPS) * Supports I2C Serial Interface: - Standard, Fast and High Speed Modes * Single Supply Operation: 2.7V to 5.5V * Extended Temperature Range: -40C to 125C The MCP3421 is a single channel low-noise, high accuracy A/D converter with differential inputs and up to 18 bits of resolution in a small SOT-23-6 package. The on-board precision 2.048V reference voltage enables an input range of 2.048V differentially ( voltage = 4.096V). The device uses a two-wire I2C compatible serial interface and operates from a single 2.7V to 5.5V power supply. The MCP3421 device performs conversion at rates of 3.75, 15, 60, or 240 samples per second (SPS) depending on the user controllable configuration bit settings using the two-wire I2C serial interface. This device has an on-board programmable gain amplifier (PGA). The user can select the PGA gain of x1, x2, x4, or x8 before the analog-to-digital conversion takes place. This allows the MCP3421 device to convert a smaller input signal with high resolution. The device has two conversion modes: (a) Continuous mode and (b) One-Shot mode. In One-Shot mode, the device enters a low current standby mode automatically after one conversion. This reduces current consumption greatly during idle periods. The MCP3421 device can be used for various high accuracy analog-to-digital data conversion applications where design simplicity, low power, and small footprint are major considerations. Block Diagram VSS Typical Applications * Portable Instrumentation * Weigh Scales and Fuel Gauges * Temperature Sensing with RTD, Thermistor, and Thermocouple * Bridge Sensing for Pressure, Strain, and Force. VDD Voltage Reference (2.048V) Gain = 1, 2, 4, or 8 VREF VIN+ Package Types PGA ADC Converter Clock Oscillator Top View SOT-23-6 VIN- VIN+ 1 6 VSS 2 5 SCL 3 4 VINVDD SDA I2C Interface SCL (c) 2006 Microchip Technology Inc. SDA DS22003B-page 1 MCP3421 1.0 ELECTRICAL CHARACTERISTICS Notice: Stresses above those listed under "Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operational listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. Absolute Maximum Ratings VDD...................................................................................7.0V All inputs and outputs w.r.t VSS ............... -0.3V to VDD+0.3V Differential Input Voltage ...................................... |VDD - VSS| Output Short Circuit Current .................................Continuous Current at Input Pins ....................................................2 mA Current at Output and Supply Pins ............................10 mA Storage Temperature.....................................-65C to +150C Ambient Temp. with power applied ...............-55C to +125C ESD protection on all pins ................ 6 kV HBM, 400V MM Maximum Junction Temperature (TJ) . .........................+150C ELECTRICAL CHARACTERISTICS Electrical Specifications: Unless otherwise specified, all parameters apply for TA = -40C to +85C, VDD = +5.0V, VSS = 0V, VIN+ = VIN- = VREF/2. All ppm units use 2*VREF as full-scale range. Parameters Sym Min Typ Max Units Conditions Analog Inputs Differential Input Range Common-Mode Voltage Range (absolute) (Note 1) -- 2.048/PGA -- V VSS-0.3 -- VDD+0.3 V VIN = VIN+ - VIN- Differential Input Impedance ZIND (f) -- 2.25/PGA -- M During normal mode operation Common Mode input Impedance ZINC (f) -- 25 -- M PGA = 1, 2, 4, 8 12 -- -- Bits DR = 240 SPS 14 -- -- Bits DR = 60 SPS 16 -- -- Bits DR = 15 SPS 18 -- -- Bits DR = 3.75 SPS 176 240 328 SPS S1,S0 = `00', (12 bits mode) 44 60 82 SPS S1,S0 = `01', (14 bits mode) 11 15 20.5 SPS S1,S0 = `10', (16 bits mode) 2.75 3.75 5.1 SPS S1,S0 = `11', (18 bits mode) -- 1.5 -- VRMS TA = 25C, DR = 3.75 SPS, PGA = 1, VIN = 0 (Note 2) System Performance Resolution and No Missing Codes (Note 8) Data Rate (Note 3) Output Noise Note 1: 2: 3: 4: 5: 6: 7: 8: DR Any input voltage below or greater than this voltage causes leakage current through the ESD diodes at the input pins. This parameter is ensured by characterization and not 100% tested. This input impedance is due to 3.2 pF internal input sampling capacitor. The total conversion speed includes auto-calibration of offset and gain. INL is the difference between the endpoints line and the measured code at the center of the quantization band. Includes all errors from on-board PGA and VREF. Full Scale Range (FSR) = 2 x 2.048/PGA = 4.096/PGA. This parameter is ensured by characterization and not 100% tested. This parameter is ensured by design and not 100% tested. DS22003B-page 2 (c) 2006 Microchip Technology Inc. MCP3421 ELECTRICAL CHARACTERISTICS (CONTINUED) Electrical Specifications: Unless otherwise specified, all parameters apply for TA = -40C to +85C, VDD = +5.0V, VSS = 0V, VIN+ = VIN- = VREF/2. All ppm units use 2*VREF as full-scale range. Sym Min Typ Max Units Integral Nonlinearity (Note 4) Parameters INL -- 10 35 ppm of FSR Internal Reference Voltage VREF Conditions DR = 3.75 SPS (Note 6) -- 2.048 -- V (Note 5) -- 0.05 0.35 % PGA = 1, DR = 3.75 SPS PGA Gain Error Match (Note 5) -- 0.1 -- % Between any 2 PGA gains -- 5 40 ppm/C -- 15 40 V Offset Drift vs. Temperature -- 50 -- nV/C Common-Mode Rejection -- 105 -- dB at DC and PGA =1, -- 110 -- dB at DC and PGA =8, TA = +25C Gain vs. VDD -- 5 -- ppm/V TA = +25C, VDD = 2.7V to 5.5V, PGA = 1 Power Supply Rejection at DC -- 100 -- dB TA = +25C, VDD = 2.7V to 5.5V, PGA = 1 V Gain Error Gain Error Drift (Note 5) Offset Error VOS PGA=1, DR=3.75 SPS Tested at PGA = 1 VDD = 5.0V and DR = 3.75 SPS VDD = 5.0V Power Requirements Voltage Range VDD 2.7 -- 5.5 Supply Current during Conversion IDDA -- 155 190 A VDD = 5.0V -- 145 -- A VDD = 3.0V Supply Current during Standby Mode IDDS -- 0.1 0.5 A I2C Digital Inputs and Digital Outputs High level input voltage VIH 0.7 VDD -- VDD V Low level input voltage VIL -- -- 0.3VDD V VOL -- -- 0.4 V IOL = 3 mA, VDD = +5.0V Hysteresis of Schmitt Trigger for inputs (Note 7) VHYST 0.05VDD -- -- V fSCL = 100 kHz Supply Current when I2C bus line is active IDDB -- -- 10 A Input Leakage Current IILH -- -- 1 A VIH = 5.5V IILL -1 -- -- A VIL = GND CPIN -- -- 10 pF Cb -- -- 400 pF Low level output voltage Pin Capacitance and I2C Bus Capacitance Pin capacitance I2C Bus Capacitance Thermal Characteristics Specified Temperature Range TA -40 -- +85 C Operating Temperature Range TA -40 -- +125 C Storage Temperature Range TA -65 -- +150 C Note 1: 2: 3: 4: 5: 6: 7: 8: Any input voltage below or greater than this voltage causes leakage current through the ESD diodes at the input pins. This parameter is ensured by characterization and not 100% tested. This input impedance is due to 3.2 pF internal input sampling capacitor. The total conversion speed includes auto-calibration of offset and gain. INL is the difference between the endpoints line and the measured code at the center of the quantization band. Includes all errors from on-board PGA and VREF. Full Scale Range (FSR) = 2 x 2.048/PGA = 4.096/PGA. This parameter is ensured by characterization and not 100% tested. This parameter is ensured by design and not 100% tested. (c) 2006 Microchip Technology Inc. DS22003B-page 3 MCP3421 2.0 TYPICAL PERFORMANCE CURVES Note: The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs or tables, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore outside the warranted range. 10.0 .005 .004 .003 Noise (V, rms) Integral Nonlinearity (% of FSR) Note: Unless otherwise indicated, TA = -40C to +85C, VDD = +5.0V, VSS = 0V, VIN+ = VIN- = VREF/2. PGA = 8 PGA = 2 PGA = 4 .002 PGA = 1 .001 .000 2.5 3 3.5 FIGURE 2-1: (VDD). 4 VDD (V) 4.5 5 TA = +25C VDD = 5V PGA = 2 PGA = 4 5.0 PGA = 8 2.5 0.0 -100 -75 5.5 PGA = 1 7.5 -50 -25 0 INL vs. Supply Voltage FIGURE 2-4: Total Error (mV) Integral Nonlinearity (% of FSR) PGA = 1 0.002 VDD = 5 V 0.001 1.0 0.0 -1.0 -3.0 -100 20 40 60 80 100 120 140 -75 o INL vs. Temperature. PGA = 4 10 PGA = 2 PGA = 8 5 0 PGA = 1 -15 Gain Error (% of FSR) Offset Error (V) FIGURE 2-5: VDD = 5V 15 -10 -25 0 25 50 0 20 40 60 0.2 PGA = 1 PGA = 2 0.1 0 -0.1 -0.2 PGA = 4 -0.3 PGA = 8 80 100 120 140 -60 -40 -20 DS22003B-page 4 Offset Error vs. Temperature. 0 20 40 60 80 100 120 140 Temperature (C) Temperature (C) FIGURE 2-3: 100 VDD = 5.0V 0.3 -0.4 -20 -60 -40 -20 75 Total Error vs. Input Voltage. 0.4 20 -5 -50 Input Voltage (% of Full-Scale) Temperature ( C) FIGURE 2-2: 100 -2.0 VDD = 2.7V 0 0 75 PGA = 1 PGA = 2 PGA = 4 PGA = 8 2.0 -60 -40 -20 50 Noise vs. Input Voltage. 3.0 0.003 25 Input Voltage (% of Full-Scale) FIGURE 2-6: Gain Error vs. Temperature. (c) 2006 Microchip Technology Inc. MCP3421 Note: Unless otherwise indicated, TA = -40C to +85C, VDD = +5.0V, VSS = 0V, VIN+ = VIN- = VREF/2. 220 5 IDDA (A) VDD = 5V 180 160 140 VDD = 2.7V 120 Oscillator Drift (%) 200 100 -60 -40 -20 0 20 40 60 4 3 2 VDD = 2.7V 1 0 VDD = 5.0V -1 80 100 120 140 -60 -40 -20 0 Temperature ( C) FIGURE 2-7: IDDA vs. Temperature. FIGURE 2-10: 600 Magnitude (dB) IDDS (nA) 500 400 300 200 VDD = 5V 100 VDD = 2.7V 0 -60 -40 -20 0 20 40 60 80 100 120 140 0 -10 -20 -30 -40 -50 -60 -70 -80 -90 -100 -110 -120 40 60 80 100 120 140 0.1 0.1 Temperature ( C) IDDS vs. Temperature. OSC Drift vs. Temperature. Data Rate = 3.75 SPS o FIGURE 2-8: 20 Temperature (C) o FIGURE 2-11: 1 10 100 1k Input Signal Frequency (Hz) 1 10 100 1000 10k 10000 Frequency Response. 9 8 IDDB (PA) 7 VDD = 5V VDD = 4.5V 6 5 4 VDD = 3.3V 3 2 VDD = 2.7V 1 0 -60 -40 -20 0 20 40 60 80 100 120 140 Temperature (oC) FIGURE 2-9: IDDB vs. Temperature. (c) 2006 Microchip Technology Inc. DS22003B-page 5 MCP3421 3.0 PIN DESCRIPTIONS TABLE 3-1: PIN FUNCTION TABLE Pin No Sym 1 VIN+ Non-Inverting Analog Input Pin 2 VSS Ground Pin 3 SCL Serial Clock Input Pin of the I2C Interface 4 SDA Bidirectional Serial Data Pin of the I2C Interface 5 VDD Positive Supply Voltage Pin 6 VIN- Inverting Analog Input Pin 3.1 Function Analog Inputs (VIN+, VIN-) VIN+ and VIN- are differential signal input pins. The MCP3421 device accepts a fully differential analog input signal which is connected on the VIN+ and VINinput pins. The differential voltage that is converted is defined by VIN = (VIN+ - VIN-) where VIN+ is the voltage applied at the VIN+ pin and VIN- is the voltage applied at the VIN- pin. The input signal level is amplified by the programmable gain amplifier (PGA) before the conversion. The differential input voltage should not exceed an absolute of (2* VREF/PGA) for accurate measurement, where VREF is the internal reference voltage (2.048V) and PGA is the PGA gain setting. The converter output code will saturate if the input range exceeds (2* VREF/PGA). The absolute voltage range on each of the differential input pins is from VSS-0.3V to VDD+0.3V. Any voltage above or below this range will cause leakage currents through the Electrostatic Discharge (ESD) diodes at the input pins. This ESD current can cause unexpected performance of the device. The common mode of the analog inputs should be chosen such that both the differential analog input range and the absolute voltage range on each pin are within the specified operating range defined in Section 1.0 "Electrical Characteristics" and Section 4.0 "Description of Device Operation". 3.2 Supply Voltage (VDD, VSS) VDD is the power supply pin for the device. This pin requires an appropriate bypass capacitor of about 0.1 F (ceramic) to ground. An additional 10 F capacitor (tantalum) in parallel is also recommended to further attenuate high frequency noise present in some application boards. The supply voltage (VDD) must be maintained in the 2.7V to 5.5V range for specified operation. the VSS pin be tied to the analog ground path or isolated within an analog ground plane of the circuit board. 3.3 Serial Clock Pin (SCL) SCL is the serial clock pin of the I2C interface. The MCP3421 acts only as a slave and the SCL pin accepts only external serial clocks. The input data from the Master device is shifted into the SDA pin on the rising edges of the SCL clock and output from the MCP3421 occurs at the falling edges of the SCL clock. The SCL pin is an open-drain N-channel driver. Therefore, it needs a pull-up resistor from the VDD line to the SCL pin. Refer to Section 5.3 "I2C Serial Communications" for more details of I2C Serial Interface communication. 3.4 Serial Data Pin (SDA) SDA is the serial data pin of the I2C interface. The SDA pin is used for input and output data. In read mode, the conversion result is read from the SDA pin (output). In write mode, the device configuration bits are written (input) though the SDA pin. The SDA pin is an opendrain N-channel driver. Therefore, it needs a pull-up resistor from the VDD line to the SDA pin. Except for start and stop conditions, the data on the SDA pin must be stable during the high period of the clock. The high or low state of the SDA pin can only change when the clock signal on the SCL pin is low. Refer to Section 5.3 "I2C Serial Communications" for more details of I2C Serial Interface communication. VSS is the ground pin and the current return path of the device. The user must connect the VSS pin to a ground plane through a low impedance connection. If an analog ground path is available in the application PCB (printed circuit board), it is highly recommended that DS22003B-page 6 (c) 2006 Microchip Technology Inc. MCP3421 4.0 DESCRIPTION OF DEVICE OPERATION 4.1 General Overview The MCP3421 is a low-power, 18-Bit Delta-Sigma A/D converter with an I2C serial interface. The device contains an on-board voltage reference (2.048V), programmable gain amplifier (PGA), and internal oscillator. The user can select 12, 14, 16, or 18 bit conversion by setting the configuration register bits. The device can be operated in Continuous Conversion or One-Shot Conversion mode. In the Continuous Conversion mode, the device converts the inputs continuously. While in the One-Shot Conversion mode, the device converts the input one time and stays in the low-power standby mode until it receives another command for a new conversion. During the standby mode, the device consumes less than 0.1 A typical. 4.2 Power-On-Reset (POR) The device contains an internal Power-On-Reset (POR) circuit that monitors power supply voltage (VDD) during operation. This circuit ensures correct device start-up at system power-up and power-down events. The POR has built-in hysteresis and a timer to give a high degree of immunity to potential ripples and noises on the power supply. A 0.1 F decoupling capacitor should be mounted as close as possible to the VDD pin for additional transient immunity. The threshold voltage is set at 2.2V with a tolerance of approximately 5%. If the supply voltage falls below this threshold, the device will be held in a reset condition. The typical hysteresis value is approximately 200 mV. The POR circuit is shut-down during the low-power standby mode. Once a power-up event has occurred, the device requires additional delay time (approximately 300 s) before a conversion can take place. During this time, all internal analog circuitries are settled before the first conversion occurs. Figure 4-1 illustrates the conditions for power-up and power-down events under typical start-up conditions. When the device powers up, it automatically resets and sets the configuration bits to default settings. The default configuration bit conditions are a PGA gain of 1 V/V and a conversion speed of 240 SPS in Continuous Conversion mode. When the device receives an I2C General Call Reset command, it performs an internal reset similar to a Power-On-Reset event. VDD 2.2V 2.0V 300 S Reset Start-up FIGURE 4-1: 4.3 Normal Operation Reset Time POR Operation. Internal Voltage Reference The device contains an on-board 2.048V voltage reference. This reference voltage is for internal use only and not directly measurable. The specifications of the reference voltage are part of the device's gain and drift specifications. Therefore, there is no separate specification for the on-board reference. 4.4 Analog Input Channel The differential analog input channel has a switched capacitor structure. The internal sampling capacitor (3.2 pF) is charged and discharged to process a conversion. The charging and discharging of the input sampling capacitor creates dynamic input currents at the VIN+ and VIN- input pins, which is inversely proportional to the internal sampling capacitor and internal frequency. The current is also a function of the differential input voltages. Care must be taken in setting the common-mode voltage and input voltage ranges so that the input limits do not exceed the ranges specified in Section 1.0 "Electrical Characteristics". 4.5 Digital Output Code The digital output code produced by the MCP3421 is a function of PGA gain, input signal, and internal reference voltage. In a fixed setting, the digital output code is proportional to the voltage difference between the two analog inputs. The output data format is a binary two's complement. With this code scheme, the MSB can be considered a sign indicator. When the MSB is a logic `0', it indicates a positive value. When the MSB is a logic `1', it indicates a negative value. The following is an example of the output code: (a) for a negative full-scale input voltage: 100...000 (b) for a zero differential input voltage: 000...000 (c) for a positive full-scale input voltage: 011...111. The MSB is always transmitted first through the serial port. The number of data bits for each conversion is 18, 16, 14, or 12 bits depending on the conversion mode selection. (c) 2006 Microchip Technology Inc. DS22003B-page 7 MCP3421 The output codes will not roll-over if the input voltage exceeds the maximum input range. In this case, the code will be locked at 0111...11 for all voltages greater than +(VREF - 1 LSB) and 1000...00 for voltages less than -VREF. Table 4-2 shows an example of output codes of various input levels using 18 bit conversion mode. Table 4-3 shows an example of minimum and maximum codes for each data rate option. The output code is given by: TABLE 4-3: Number of Bits Data Rate Minimum Code Maximum Code 12 240 SPS -2048 2047 14 60 SPS -8192 8191 EQUATION 4-1: 2.048V The LSB of the code is given by: EQUATION 4-2: x 2.048V LSB = 2-------------------------N 2 Where: N = the number of bits TABLE 4-1: LSB SIZE OF VARIOUS BIT CONVERSION MODES Bit Resolutions LSB (V) 12 bits 1 mV 14 bits 250 V 16 bits 62.5 V 18 bits 15.625 V TABLE 4-2: Digital Code VREF 011111111111111111 VREF - 1 LSB 011111111111111111 2 LSB 000000000000000010 1 LSB 000000000000000001 0 000000000000000000 -1 LSB 111111111111111111 -2 LSB 111111111111111110 - VREF 100000000000000000 < -VREF 100000000000000000 DS22003B-page 8 15 SPS -32768 32767 18 3.75 SPS -131072 131071 4.6 Maximum n-bit code = 2n-1 - 1 Minimum n-bit code = -1 x 2n-1 Self-Calibration The device performs a self-calibration of offset and gain for each conversion. This provides reliable conversion results from conversion-to-conversion over variations in temperature as well as power supply fluctuations. 4.7 Input Impedance The MCP3421 uses a switched-capacitor input stage using a 3.2 pF sampling capacitor. This capacitor is switched (charged and discharged) at a rate of the sampling frequency that is generated by the on-board clock. The differential mode impedance varies with the PGA settings. The typical differential input impedance during a normal mode operation is given by: ZIN(f) = 2.25 M/PGA EXAMPLE OF OUTPUT CODE FOR 18 BITS Input Voltage (V) 16 Note: ( V IN + - V IN -) Output Code = ( Max Code + 1 ) x -------------------------------------- MINIMUM AND MAXIMUM CODES Since the sampling capacitor is only switching to the input pins during a conversion process, the above input impedance is only valid during conversion periods. In a low power standby mode, the above impedance is not presented at the input pins. Therefore, only a leakage current due to ESD diode is presented at the input pins. The conversion accuracy can be affected by the input signal source impedance when any external circuit is connected to the input pins. The source impedance adds to the internal impedance and directly affects the time required to charge the internal sampling capacitor. Therefore, a large input source impedance connected to the input pins can increase the system performance errors such as offset, gain, and integral nonlinearity (INL) errors. Ideally, the input source impedance should be zero. This can be achievable by using an operational amplifier with a closed-loop output impedance of tens of ohms. (c) 2006 Microchip Technology Inc. MCP3421 4.8 Aliasing and Anti-aliasing Filter Aliasing occurs when the input signal contains timevarying signal components with frequency greater than half the sample rate. In the aliasing conditions, the device can output unexpected output codes. For applications that are operating in electrical noise environments, the time-varying signal noise or high frequency interference components can be easily added to the input signals and cause aliasing. Although the MCP3421 device has an internal first order sinc filter, its' filter response may not give enough attenuation to all aliasing signal components. To avoid the aliasing, an external anti-aliasing filter, which can be accomplished with a simple RC low-pass filter, is typically used at the input pins. The low-pass filter cuts off the high frequency noise components and provides a band-limited input signal to the MCP3421 input pins. (c) 2006 Microchip Technology Inc. DS22003B-page 9 MCP3421 5.0 USING THE MCP3421 DEVICE 5.1.2 5.1 Operating Modes Once the One-Shot Conversion (single conversion) Mode is selected, the device performs a conversion, updates the Output Data register, clears the data ready flag (RDY = 0), and then enters a low power standby mode. A new One-Shot Conversion is started again when the device receives a new write command with RDY = 1. The user operates the device by setting up the device configuration register and reads the conversion data using serial I2C interface commands. The MCP3421 operates in two modes: (a) Continuous Conversion Mode or (b) One-Shot Conversion Mode (single conversion). The selection is made by setting the O/C bit in the Configuration Register. Refer to Section 5.2 "Configuration Register" for more information. 5.1.1 CONTINUOUS CONVERSION MODE (O/C BIT = 1) The MCP3421 device performs a Continuous Conversion if the O/C bit is set to logic "high". Once the conversion is completed, the result is placed at the output data register. The device immediately begins another conversion and overwrites the output data register with the most recent data. ONE-SHOT CONVERSION MODE (O/C BIT = 0) This One-Shot Conversion Mode is recommended for low power operating applications. During the low current standby mode, the device consumes less than 1 A typical. For example, if user collects 18 bit conversion data once a second in One-Shot Conversion mode, the device draws only about one fourth of its total operating current. In this example, the device consumes approximately 39 A (= ~145 A/3.75 SPS), if the device performs only one conversion per second (1 SPS) in 18-bit conversion mode with 3V power supply. The device also clears the data ready flag (RDY bit = 0) when the conversion is completed. The device sets the ready flag bit (RDY bit = 1), if the latest conversion result has been read by the Master. DS22003B-page 10 (c) 2006 Microchip Technology Inc. MCP3421 5.2 Configuration Register The MCP3421 has an 8-bit wide configuration register to select for: PGA gain, conversion rate, and conversion mode. This register allows the user to change the operating condition of the device and check the status of the device operation. The user can rewrite the configuration byte any time during the device operation. Register 5-1 shows the configuration register bits. REGISTER 5-1: CONFIGURATION REGISTER R/W-1 R/W-0 R/W-0 R/W-1 R/W-0 R/W-0 R/W-0 R/W-0 RDY C1 C0 O/C S1 S0 G1 G0 1* 0* 0* 1* 0* 0* 0* 0* bit 7 bit 0 * Default Configuration after Power-On Reset Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as `0' -n = Value at POR `1' = Bit is set `0' = Bit is cleared bit 7 x = Bit is unknown RDY: Ready Bit This bit is the data ready flag. In read mode, this bit indicates if the output register has been updated with a new conversion. In One-Shot Conversion mode, writing this bit to "1" initiates a new conversion. Reading RDY bit with the read command: 1 = Output register has not been updated. 0 = Output register has been updated with the latest conversion data. Writing RDY bit with the write command: Continuous Conversion mode: No effect One-Shot Conversion mode: 1 = Initiate a new conversion. 0 = No effect. bit 6-5 C1-C0: Channel Selection Bits These are the Channel Selection bits, but not used in the MCP3421 device. bit 4 O/C: Conversion Mode Bit 1 = Continuous Conversion Mode. Once this bit is selected, the device performs data conversions continuously. 0 = One-Shot Conversion Mode. The device performs a single conversion and enters a low power standby mode until it receives another write/read command. bit 3-2 S1-S0: Sample Rate Selection Bit 00 = 240 SPS (12 bits), 01 = 60 SPS (14 bits), 10 = 15 SPS (16 bits), 11 = 3.75 SPS (18 bits) bit 1-0 G1-G0: PGA Gain Selector Bits 00 = 1 V/V, 01 = 2 V/V, 10 = 4 V/V, 11 = 8 V/V (c) 2006 Microchip Technology Inc. DS22003B-page 11 MCP3421 In read mode, the RDY bit in the configuration byte indicates the state of the conversion: (a) RDY = 1 indicates that the data bytes that have just been read were not updated from the previous conversion. (b) RDY = 0 indicates that the data bytes that have just been read were updated. If the configuration byte is read repeatedly by clocking continuously after the first read (i.e., after the 5th byte in the 18-bit conversion mode), the state of the RDY bit indicates whether the device is ready with new conversion data. See Figure 5-2. For example, RDY = 0 means new conversion data is ready for reading. In this case, the user can send a stop bit to exit the current read operation and send a new read command to read out updated conversion data. See Figures 5-2 and 5-3 for reading conversion data. The user can rewrite the configuration byte any time for a new setting. Tables 5-1 and 5-2 show the examples of the configuration bit operation. TABLE 5-1: R/W CONFIGURATION BITS FOR WRITING O/C RDY 0 0 0 0 0 0 0 1 1 1 0 1 TABLE 5-2: R/W Operation No effect if all other bits remain the same - operation continues with the previous settings Initiate One-Shot Conversion Initiate Continuous Conversion Initiate Continuous Conversion CONFIGURATION BITS FOR READING O/C RDY 1 0 0 1 0 1 1 1 0 1 1 1 DS22003B-page 12 Operation New conversion data in OneShot conversion mode has been just read. The RDY bit remains low until set by a new write command. One-Shot Conversion is in progress, The conversion data is not updated yet. The RDY bit stays high. New conversion data in Continuous Conversion mode has been just read. The RDY bit changes to high after this read. The conversion data in Continuous Conversion mode was already read. The latest conversion data is not ready. The RDY bit stays high until a new conversion is completed. 5.3 I2C Serial Communications The MCP3421 device communicates with Master (microcontroller) through a serial I2C (Inter-Integrated Circuit) interface and supports standard (100 kbits/sec), fast (400 kbits/sec) and high-speed (3.4 Mbits/sec) modes. The serial I2C is a bidirectional 2-wire data bus communication protocol using opendrain SCL and SDA lines. The MCP3421 can only be addressed as a slave. Once addressed, it can receive configuration bits or transmit the latest conversion results. The serial clock pin (SCL) is an input only and the serial data pin (SDA) is bidirectional. An example of a hardware connection diagram is shown in Figure 6-1. The Master starts communication by sending a START bit and terminates the communication by sending a STOP bit. The first byte after the START bit is always the address byte of the device, which includes the device code, the address bits, and the R/W bit. The device code for the MCP3421 device is 1101. The address bits (A2, A1, A0) are pre-programmed at the factory. In general, the address bits are specified by the customer when they order the device. The three address bits are programmed to "000" at the factory, if they are not specified by the customer. Figure 5-1 shows the details of the MCP3421 address byte. During a low power standby mode, SDA and SCL pins remain at a floating condition. More details of the I2C bus characteristic is described in Section 5.6 "I2C Bus Characteristics". 5.3.1 DEVICE ADDRESSING The address byte is the first byte received following the START condition from the Master device. The MCP3421 device code is 1101. The device code is followed by three address bits (A2, A1, A0) which are programmed at the factory. The three address bits allow up to eight MCP3421 devices on the same data bus line. The (R/W) bit determines if the Master device wants to read the conversion data or write to the Configuration register. If the (R/W) bit is set (read mode), the MCP3421 outputs the conversion data in the following clocks. If the (R/W) bit is cleared (write mode), the MCP3421 expects a configuration byte in the following clocks. When the MCP3421 receives the correct address byte, it outputs an acknowledge bit after the R/W bit. Figure 5-1 shows the MCP3421 address byte. See Figures 5-2 and 5-3 for the read and write operations of the device. (c) 2006 Microchip Technology Inc. MCP3421 represents the MSB of the conversion data. Table 5-3 shows an example of the conversion data output of each conversion mode. Acknowledge bit Start bit Read/Write bit The configuration byte follows the output data byte. The device outputs the configuration byte as long as the SCL pulses are received. The device terminates the current outputs when it receives a Not-Acknowledge (NAK), a repeated start or a stop bit at any time during the output bit stream. It is not required to read the configuration byte. However, the user may read the configuration byte to check the RDY bit condition to confirm whether the just received data bytes are updated conversion data. The user may continuously send clock (SCL) to repeatedly read the configuration bytes to check the RDY bit status. R/W ACK Address Address Byte Address Device Code Address Bits (Note 1) 1 Note 1: 1 1 X X X Specified by customer and programmed at the factory. If not specified by the customer, programmed to `000'. FIGURE 5-1: 5.3.2 0 Figures 5-2 and 5-3 show the timing diagrams of the reading. MCP3421 Address Byte. 5.3.3 READING DATA FROM THE DEVICE When the Master sends a read command (R/W = 1), the MCP3421 outputs the conversion data bytes and configuration byte. Each byte consists of 8 bits with one acknowledge (ACK) bit. The ACK bit after the address byte is issued by the MCP3421 and the ACK bits after each conversion data bytes are issued by the Master. When the device is configured for 18-bit conversion mode, the device outputs three data bytes followed by a configuration byte. The first 7 data bits in the first data byte are the MSB of the conversion data. The user can ignore the first 6 data bits, and take the 7th data bit (D17) as the MSB of the conversion data. The LSB of the 3rd data byte is the LSB of the conversion data (D0). WRITING A CONFIGURATION BYTE TO THE DEVICE When the Master sends an address byte with the R/W bit low (R/W = 0), the MCP3421 expects one configuration byte following the address. Any byte sent after this second byte will be ignored. The user can change the operating mode of the device by writing the configuration register bits. If the device receives a write command with a new configuration setting, the device immediately begins a new conversion and updates the conversion data. If the device is configured for 12, 14, or 16 bit-mode, the device outputs two data bytes followed by a configuration byte. In 16 bit-conversion mode, the MSB of the first data byte is the MSB (D15) of the conversion data. In 14-bit conversion mode, the first two bits in the first data byte can be ignored (they are the MSB of the conversion data), and the 3rd bit (D13) is the MSB of the conversion data. In 12-bit conversion mode, the first four bits can be ignored (they are the MSB of the conversion data), and the 5th bit (D11) of the byte TABLE 5-3: EXAMPLE OF CONVERSION DATA OUTPUT OF EACH CONVERSION MODE Conversion Mode Conversion Data Output 18-bits MMMMMMMD16 (1st data byte) - D15 ~ D8 (2nd data byte) - D7 ~ D0 (3rd data byte) - Configuration byte 16-bits MD14~D8 (1st data byte) - D7 ~ D0 (2nd data byte) - Configuration byte 14-bits MMMD12~D8 (1st data byte) - D7 ~ D0 (2nd data byte) - Configuration byte 12-bits MMMMMD10D9D8 (1st data byte) - D7 ~ D0 (2nd data byte) - Configuration byte Note: M is MSB of the data byte. (c) 2006 Microchip Technology Inc. DS22003B-page 13 FIGURE 5-2: DS22003B-page 14 Note: Start Bit by Master SDA SCL 0 R/W 1 A2 A1 A0 1st Byte MCP3421 Address Byte 1 9 1 RDY C 1 3rd Byte Middle Data Byte D D D D D D D 15 14 13 12 11 10 9 1 ACK by Master D D 17 16 7 2nd Byte Upper Data Byte (Data on Clocks 1-6th can be ignored) Repeat of D17 (MSB) 1 ACK by MCP3421 9 D 7 1 O/C S 1 D 6 D D 4 3 (Optional) D 2 D 1 S 0 G 1 NAK by Master G 0 9 1 ACK by Master D 0 9 Stop Bit by Master 4th Byte Lower Data Byte D 5 Nth Repeated Byte: Configuration Byte C 0 ACK by Master D 8 9 - MCP3421 device code is 1101. - Address Bits A2- A0 = 000 are programmed at the factory unless customer requests specific codes. - Stop bit or NAK bit can be issued any time during reading. - Data bits on clocks 1 - 6th in 2nd byte are repeated MSB and can be ignored. 1 1 C 0 O/C S 1 S 0 (Optional) ACK by Master G G 1 0 5th Byte Configuration Byte RDY C 1 9 MCP3421 Timing Diagram For Reading From The MCP3421 With 18-Bit Mode. (c) 2006 Microchip Technology Inc. FIGURE 5-3: (c) 2006 Microchip Technology Inc. Note: Start Bit by Master SDA SCL 1 1 R/W A2 A1 A0 1st Byte MCP3421 Address Byte 0 D 15 1 ACK by MCP3421 9 D 14 D 12 D 11 D 10 2nd Byte Middle Data Byte D 13 D 9 D 8 1 C 1 D 4 D 3 D 2 O/C S 1 S 0 3rd Byte Lower Data Byte D 5 G 1 (Optional) Nth Repeated Byte: Configuration Byte C 0 D 6 RDY D 7 1 ACK by Master 9 G 0 D 0 9 1 RDY C 1 Stop Bit by Master ACK by Master NAK by Master D 1 9 - MCP3421 device code is 1101. - Address Bits A2- A0 = 000 are programmed at the factory unless customer requests specific codes. - Stop bit or NAK bit can be issued any time during reading. - In 14 - bit mode: D15 and D14 are repeated MSB and can be ignored. - In 12 - bit mode: D15 - D12 are repeated MSB and can be ignored. 1 1 C 0 S 0 G 1 (Optional) 4th Byte Configuration Byte O/C S 1 G 0 ACK by Master 9 MCP3421 Timing Diagram For Reading From The MCP3421 With 12-Bit to 16-Bit Modes. DS22003B-page 15 MCP3421 1 9 1 9 SCL 1 SDA 1 0 1 A2 A1 A0 Start Bit by Master R/W C1 C0 ACK by MCP3421 1st Byte: MCP3421 Address Byte with Write command Note: Stop Bit by Master 2nd Byte: Configuration Byte General Call GENERAL CALL RESET The general call reset occurs if the second byte is `00000110' (06h). At the acknowledgement of this byte, the device will abort current conversion and perform an internal reset similar to a power-on-reset (POR). 5.4.2 ACK by MCP3421 Timing Diagram For Writing To The MCP3421. The MCP3421 acknowledges the general call address (0x00 in the first byte). The meaning of the general call address is always specified in the second byte. Refer to Figure 5-5. The MCP3421 supports the following general calls: 5.4.1 RDY O/C - Stop bit can be issued any time during writing. - MCP3421 device code is 1101. - Address Bits A2- A0 = 000 are programmed at factory unless customer requests different codes. FIGURE 5-4: 5.4 S1 S0 G1 G0 GENERAL CALL CONVERSION ACK 0 0 0 0 0 0 0 0 A x First Byte (General Call Address) FIGURE 5-5: Format. ACK LSB x x x x x x x A Second Byte General Call Address For more information on the general call, or other I2C modes, please refer to the Phillips I2C specification. The general call conversion occurs if the second byte is `00001000' (08h). All devices on the bus initiate a conversion simultaneously. For the MCP3421 device, the configuration will be set to the One-Shot Conversion mode and a single conversion will be performed. The PGA and data rate settings are unchanged with this general call. Note: The I2C specification does not allow to use "00000000" (00h) in the second byte. DS22003B-page 16 (c) 2006 Microchip Technology Inc. MCP3421 5.5 High-Speed (HS) Mode 5.6.4 The I2C specification requires that a high-speed mode device must be `activated' to operate in high-speed mode. This is done by sending a special address byte of 00001XXX following the START bit. The XXX bits are unique to the High-Speed (HS) mode Master. This byte is referred to as the High-Speed (HS) Master Mode Code (HSMMC). The MCP3421 device does not acknowledge this byte. However, upon receiving this code, the MCP3421 switches on its HS mode filters and communicates up to 3.4 MHz on SDA and SCL. The device will switch out of the HS mode on the next STOP condition. For more information on the HS mode, or other I2C modes, please refer to the Phillips I2C specification. 5.6 I2C Bus Characteristics The I2C specification defines the following bus protocol: * Data transfer may be initiated only when the bus is not busy. * During data transfer, the data line must remain stable whenever the clock line is HIGH. Changes in the data line while the clock line is HIGH will be interpreted as a START or STOP condition. Accordingly, the following bus conditions have been defined using Figure 5-6. 5.6.1 BUS NOT BUSY (A) Both data and clock lines remain HIGH. 5.6.2 START DATA TRANSFER (B) A HIGH to LOW transition of the SDA line while the clock (SCL) is HIGH determines a START condition. All commands must be preceded by a START condition. 5.6.3 STOP DATA TRANSFER (C) A LOW to HIGH transition of the SDA line while the clock (SCL) is HIGH determines a STOP condition. All operations can be ended with a STOP condition. (A) (B) DATA VALID (D) The state of the data line represents valid data when, after a START condition, the data line is stable for the duration of the HIGH period of the clock signal. The data on the line must be changed during the LOW period of the clock signal. There is one clock pulse per bit of data. Each data transfer is initiated with a START condition and terminated with a STOP condition. 5.6.5 ACKNOWLEDGE The Master (microcontroller) and the slave (MCP3421) use an acknowledge pulse as a hand shake of communication for each byte. The ninth clock pulse of each byte is used for the acknowledgement. The acknowledgement is achieved by pulling-down the SDA line "LOW" during the 9th clock pulse. The clock pulse is always provided by the Master (microcontroller) and the acknowledgement is issued by the receiving device of the byte (Note: The transmitting device must release the SDA line ("HIGH") during the acknowledge pulse.). For example, the slave (MCP3421) issues the acknowledgement (bring down the SDA line "LOW") after the end of each receiving byte, and the master (microcontroller) issues the acknowledgement when it reads data from the Slave (MCP3421). When the MCP3421 is addressed, it generates an acknowledge after receiving each byte successfully. The Master device (microcontroller) must provide an extra clock pulse (9th pulse of each byte) for the acknowledgement from the MCP3421 (slave). The MCP3421 (slave) pulls-down the SDA line during the acknowledge clock pulse in such a way that the SDA line is stable low during the high period of the acknowledge clock pulse. During reads, the Master (microcontroller) can terminate the current read operation by not providing an acknowledge bit on the last byte that has been clocked out from the MCP3421. In this case, the MCP3421 releases the SDA line to allow the master (microcontroller) to generate a STOP or repeated START condition. (D) (D) (C) (A) SCL SDA START CONDITION FIGURE 5-6: ADDRESS OR DATA ACKNOWLEDGE ALLOWED VALID TO CHANGE STOP CONDITION Data Transfer Sequence on the Serial Bus. (c) 2006 Microchip Technology Inc. DS22003B-page 17 MCP3421 TABLE 5-4: I2C SERIAL TIMING SPECIFICATIONS Electrical Specifications: Unless otherwise specified, all limits are specified for TA = -40 to +85C, VDD = +2.7V, +3.3V or +5.0V, VSS = 0V, VIN+ = VIN- = VREF/2. Parameters Sym Min Typ Max Units Conditions Standard Mode Clock frequency fSCL 0 -- 100 kHz Clock high time THIGH 4000 -- -- ns Clock low time TLOW 4700 -- -- ns TR -- -- 1000 ns TF -- -- 300 ns From VIH to VIL START condition hold time THD:STA 4000 -- -- ns After this period, the first clock pulse is generated. Repeated START condition setup time TSU:STA 4700 -- -- ns Only relevant for repeated Start condition ns SDA and SCL rise time (Note 1) SDA and SCL fall time (Note 1) From VIL to VIH Data hold time (Note 3) THD:DAT 0 -- 3450 Data input setup time TSU:DAT 250 -- -- ns STOP condition setup time TSU:STO 4000 -- -- ns STOP condition hold time THD:STD 4000 -- -- ns TAA 0 -- 3750 ns TBUF 4700 -- -- ns Clock frequency TSCL 0 -- 400 kHz Clock high time THIGH 600 -- -- ns Clock low time TLOW 1300 -- -- ns SDA and SCL rise time (Note 1) TR 20 + 0.1Cb -- 300 ns From VIL to VIH SDA and SCL fall time (Note 1) TF 20 + 0.1Cb -- 300 ns From VIH to VIL START condition hold time THD:STA 600 -- -- ns After this period, the first clock pulse is generated Repeated START condition setup time TSU:STA 600 -- -- ns Only relevant for repeated Start condition Output valid from clock (Notes 2 and 3) Bus free time Time between START and STOP conditions. Fast Mode Data hold time (Note 4) THD:DAT 0 -- 900 ns Data input setup time TSU:DAT 100 -- -- ns STOP condition setup time TSU:STO 600 -- -- ns STOP condition hold time THD:STD 600 -- -- ns TAA 0 -- 1200 ns TBUF 1300 -- -- ns Time between START and STOP conditions. TSP 0 -- 50 ns SDA and SCL pins Output valid from clock (Notes 2 and 3) Bus free time Input filter spike suppression (Note 5) Note 1: 2: 3: 4: 5: This parameter is ensured by characterization and not 100% tested. This specification is not a part of the I2C specification. This specification is equivalent to the Data Hold Time (THD:DAT) plus SDA Fall (or rise) time: TAA = THD:DAT + TF (OR TR). If this parameter is too short, it can create an unintended Start or Stop condition to other devices on the bus line. If this parameter is too long, Clock Low time (TLOW) can be affected. For Data Input: This parameter must be longer than tSP. If this parameter is too long, the Data Input Setup (TSU:DAT) or Clock Low time (TLOW) can be affected. For Data Output: This parameter is characterized, and tested indirectly by testing TAA parameter. This parameter is ensured by characterization and not 100% tested. This parameter is not available for Standard Mode. DS22003B-page 18 (c) 2006 Microchip Technology Inc. MCP3421 TABLE 5-4: I2C SERIAL TIMING SPECIFICATIONS (CONTINUED) Electrical Specifications: Unless otherwise specified, all limits are specified for TA = -40 to +85C, VDD = +2.7V, +3.3V or +5.0V, VSS = 0V, VIN+ = VIN- = VREF/2. Parameters Sym Min Typ Max Units Conditions Clock frequency fSCL 0 -- 3.4 1.7 MHz MHz Cb = 100 pF Cb = 400 pF Clock high time THIGH 60 120 -- -- ns ns Cb = 100 pF Cb = 400 pF Clock low time TLOW 160 320 -- -- ns Cb = 100 pF Cb = 400 pF SCL rise time (Note 1) TR -- -- 40 80 ns From VIL to VIH,Cb = 100 pF Cb = 400 pF SCL fall time (Note 1) TF -- -- 40 80 ns From VIH to VIL,Cb = 100 pF Cb = 400 pF SDA rise time (Note 1) TR: DAT -- -- 80 160 ns From VIL to VIH,Cb = 100 pF Cb = 400 pF SDA fall time (Note 1) TF: DATA -- -- 80 160 ns From VIH to VIL,Cb = 100 pF Cb = 400 pF START condition hold time THD:STA 160 -- -- ns After this period, the first clock pulse is generated Repeated START condition setup time TSU:STA 160 -- -- ns Only relevant for repeated Start condition THD:DAT 0 0 -- 70 150 ns Cb = 100 pF Cb = 400 pF High Speed Mode Data hold time (Note 4) Data input setup time TSU:DAT 10 -- -- ns STOP condition setup time TSU:STO 160 -- -- ns STOP condition hold time THD:STD 160 -- -- ns TAA -- -- 150 310 ns Cb = 100 pF Cb = 400 pF TBUF 160 -- -- ns Time between START and STOP conditions. TSP 0 -- 10 ns SDA and SCL pins Output valid from clock (Notes 2 and 3) Bus free time Input filter spike suppression (Note 5) Note 1: 2: 3: 4: 5: This parameter is ensured by characterization and not 100% tested. This specification is not a part of the I2C specification. This specification is equivalent to the Data Hold Time (THD:DAT) plus SDA Fall (or rise) time: TAA = THD:DAT + TF (OR TR). If this parameter is too short, it can create an unintended Start or Stop condition to other devices on the bus line. If this parameter is too long, Clock Low time (TLOW) can be affected. For Data Input: This parameter must be longer than tSP. If this parameter is too long, the Data Input Setup (TSU:DAT) or Clock Low time (TLOW) can be affected. For Data Output: This parameter is characterized, and tested indirectly by testing TAA parameter. This parameter is ensured by characterization and not 100% tested. This parameter is not available for Standard Mode. (c) 2006 Microchip Technology Inc. DS22003B-page 19 MCP3421 TF SCL TSU:STA TLOW SDA TR THIGH TSP THD:STA TSU:DAT THD:DAT TSU:STO TBUF TAA FIGURE 5-7: DS22003B-page 20 I2C Bus Timing Data. (c) 2006 Microchip Technology Inc. MCP3421 6.0 BASIC APPLICATION CONFIGURATION The MCP3421 device can be used for various precision analog-to-digital converter applications. The device operates with very simple connections to the application circuit. The following sections discuss the examples of the device connections and applications. 6.1 6.1.1 Connecting to the Application Circuits INPUT VOLTAGE RANGE The fully differential input signals can be connected to the VIN+ and VIN- input pins. The input range should be within absolute common mode input voltage range: VSS - 0.3V to VDD + 0.3V. Outside this limit, the ESD protection diode at the input pin begins to conduct and the error due to input leakage current increases rapidly. Within this limit, the differential input VIN (= VIN+ - VIN-) is boosted by the PGA before a conversion takes place. The MCP3421 can not accept negative input voltages on the input pins. Figures 6-1 and 6-2 show typical connection examples for differential inputs and a singleended input, respectively. For the single-ended input, the input signal is applied to one of the input pins (typically connected to the VIN+ pin) while the other input pin (typically VIN- pin) is grounded. The input signal range of the single-ended configuration is from 0V to 2.048V. All device characteristics hold for the single-ended configuration, but this configuration loses one bit resolution because the input can only stand in positive half scale. Refer to Section 1.0 "Electrical Characteristics". 6.1.2 BYPASS CAPACITORS ON VDD PIN For accurate measurement, the application circuit needs a clean supply voltage and must block any noise signal to the MCP3421 device. Figure 6-1 shows an example of using two bypass capacitors (a 10 F tantalum capacitor and a 0.1 F ceramic capacitor) in parallel on the VDD line. These capacitors are helpful to filter out any high frequency noises on the VDD line and also provide the momentary bursts of extra currents when the device needs from the supply. These capacitors should be placed as close to the VDD pin as possible (within one inch). If the application circuit has separate digital and analog power supplies, the VDD and VSS of the MCP3421 should reside on the analog plane. 6.1.3 CONNECTING TO I2C BUS USING PULL-UP RESISTORS The SCL and SDA pins of the MCP3421 are open-drain configurations. These pins require a pull-up resistor as shown in Figure 6-1. The value of these pull-up resistors depends on the operating speed (standard, fast, and high speed) and loading capacitance of the I2C bus (c) 2006 Microchip Technology Inc. line. Higher value of pull-up resistor consumes less power, but increases the signal transition time (higher RC time constant) on the bus. Therefore, it can limit the bus operating speed. The lower value of resistor, on the other hand, consumes higher power, but allows higher operating speed. If the bus line has higher capacitance due to long bus line or high number of devices connected to the bus, a smaller pull-up resistor is needed to compensate the long RC time constant. The pull-up resistor is typically chosen between 1 k and 10 k ranges for standard and fast modes, and less than 1 k for high speed mode in high loading capacitance environments. Input Signals VDD VDD MCP3421 1 VIN+ VIN- 6 2 VSS VDD 5 3 SCL SDL 4 0.1 F 10 F R R TO MCU (MASTER) Note: R is the pull-up resistor. FIGURE 6-1: Typical Connection Example for Differential Inputs. VDD VDD Input Signals MCP3421 1 VIN+ VIN- 6 2 VSS VDD 5 3 SCL SDL 4 0.1 F Note: R is the pull-up resistor. 10 F R R TO MCU (MASTER) FIGURE 6-2: Typical Connection Example for Single-Ended Input. The number of devices connected to the bus is limited only by the maximum bus capacitance of 400 pF. The bus loading capacitance affects on the bus operating speed. For example, the highest bus operating speed for the 400 pF bus capacitance is 1.7 MHz, and 3.4 MHz for 100 pF. Figure 6-3 shows an example of multiple device connections. DS22003B-page 21 MCP3421 VDD SDA SCL Microcontroller (PIC16F876) NPP301 EEPROM (24LC01) VDD VDD MCP3421 MCP3421 Temperature Sensor (TC74) 1 VIN+ VIN- 6 2 VSS VDD 5 3 SCL SDL 4 0.1 F 10 F R R FIGURE 6-3: Example of Multiple Device Connection on I2C Bus. 6.2 TO MCU (MASTER) Device Connection Test The user can test the presence of the MCP3421 on the I2C bus line without performing an input data conversion. This test can be achieved by checking an acknowledge response from the MCP3421 after sending a read or write command. Here is an example using Figure 6-4: (a) Set the R/W bit "HIGH" in the address byte. (b) The MCP3421 will then acknowledge by pulling SDA bus LOW during the ACK clock and then release the bus back to the I2C Master. (c) A STOP or repeated START bit can then be issued from the Master and I2C communication can continue. SCL SDA Start Bit 1 2 3 4 8 9 1 1 0 1 A2 A1 A0 1 ACK Address Byte Device bits 5 6 7 MCP3421 Response FIGURE 6-4: 6.3 In this circuit example, the sensor full scale range is 7.5 mV with a common mode input voltage of VDD / 2. This configuration will provide a full 14-bit resolution across the sensor output range. The alternative circuit for this amount of accuracy would involve an analog gain stage prior to a 16-bit ADC. Figure 6-6 shows an example of temperature measurement using a thermistor. This example can achieve a linear response over a 50C temperature range. This can be implemented using a standard resistor with 1% tolerance in series with the thermistor. The value of the resistor is selected to be equal to the thermistor value at the mid-point of the desired temperature range. 10 k Resistor R/W I 2C Bus Connection Test. Application Examples VDD 10 k Thermistor VDD MCP3421 1 VIN+ VIN- 6 2 VSS VDD 5 3 SCL SDL 4 The MCP3421 device can be used in a broad range of sensor and data acquisition applications. Figure 6-5, shows an example of interfacing with a bridge sensor for pressure measurement. 0.1 F 10 F R R TO MCU (MASTER) FIGURE 6-6: Measurement. DS22003B-page 22 Example of Pressure VDD Start Bit Address bits FIGURE 6-5: Measurement. Example of Temperature (c) 2006 Microchip Technology Inc. MCP3421 7.0 PACKAGING INFORMATION 7.1 Package Marking Information 6-Lead SOT-23 3 1 6 CA25 2 5 1 6 2 5 e3 * 4 3 4 XXNN Legend: XX...X Y YY WW NNN Note: Example Customer-specific information Year code (last digit of calendar year) Year code (last 2 digits of calendar year) Week code (week of January 1 is week `01') Alphanumeric traceability code Pb-free JEDEC designator for Matte Tin (Sn) This package is Pb-free. The Pb-free JEDEC designator ( e3 ) can be found on the outer packaging for this package. In the event the full Microchip part number cannot be marked on one line, it will be carried over to the next line, thus limiting the number of available characters for customer-specific information. (c) 2006 Microchip Technology Inc. DS22003B-page 23 MCP3421 6-Lead Plastic Small Outline Transistor (OT) (SOT-23) Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging E E1 B p1 n D 1 c A A1 L INCHES* Units Dimension Limits MIN Pitch .038 BSC Outside lead pitch p1 .075 BSC Overall Height MILLIMETERS NOM n p Number of Pins A2 MAX MIN NOM 6 MAX 6 0.95 BSC 1.90 BSC A .035 .046 .057 0.90 1.18 1.45 Molded Package Thickness A2 .035 .043 .051 0.90 1.10 1.30 Standoff A1 .000 .003 .006 0.00 0.08 0.15 Overall Width E .102 .110 .118 2.60 2.80 3.00 Molded Package Width E1 .059 .064 .069 1.50 1.63 1.75 Overall Length D .110 .116 .122 2.80 2.95 3.10 Foot Length L .014 .022 0.35 Foot Angle Lead Thickness c .004 Lead Width B .014 Mold Draft Angle Top Mold Draft Angle Bottom .018 0 5 .006 .017 10 0.45 0 0.55 5 .008 0.09 0.15 .020 0.35 0.43 10 0.20 0.50 0 5 10 0 5 10 0 5 10 0 5 10 * Controlling Parameter Notes: Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .005" (0.127mm) per side. BSC: Basic Dimension. Theoretically exact value shown without tolerances. See ASME Y14.5M JEITA (formerly EIAJ) equivalent: SC-74A Revised 09-12-05 Drawing No. C04-120 DS22003B-page 24 (c) 2006 Microchip Technology Inc. MCP3421 APPENDIX A: REVISION HISTORY Revision B (December 2006) * * * * Changes to Electrical Characteristics tables Added characterization data Changes to I2C Serial Timing Specification table Change to Figure 5-7. Revision A (August 2006) * Original Release of this Document. (c) 2006 Microchip Technology Inc. DS22003B-page 27 MCP3421 NOTES: DS22003B-page 28 (c) 2006 Microchip Technology Inc. MCP3421 PRODUCT IDENTIFICATION SYSTEM To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office. PART NO. XX X /XX Device Address Options Temperature Range Package Examples: a) MCP3421A0T-E/OT: Tape and Reel, Single Channel A/D Converter, SOT-23-6 package. Device: MCP3421T: Single Channel A/D Converter (Tape and Reel) Address Options: A2 A1 A0 * XX = 0 0 A0 0 A1 = 0 0 1 A2 = 0 1 0 A3 = 0 1 1 A4 = 1 0 0 A5 = 1 0 1 A6 = 1 1 0 A7 = 1 1 1 * Default option. Contact Microchip factory for other address options Temperature Range: E = -40C to +125C Package: OT = Plastic Small Outline Transistor (SOT-23-6), 6-lead (c) 2006 Microchip Technology Inc. DS22003B-page 29 MCP3421 NOTES: DS22003B-page 30 (c) 2006 Microchip Technology Inc. Note the following details of the code protection feature on Microchip devices: * Microchip products meet the specification contained in their particular Microchip Data Sheet. * Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions. * There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property. * Microchip is willing to work with the customer who is concerned about the integrity of their code. * Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable." Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act. Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights. Trademarks The Microchip name and logo, the Microchip logo, Accuron, dsPIC, KEELOQ, microID, MPLAB, PIC, PICmicro, PICSTART, PRO MATE, PowerSmart, rfPIC, and SmartShunt are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. AmpLab, FilterLab, Migratable Memory, MXDEV, MXLAB, SEEVAL, SmartSensor and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A. Analog-for-the-Digital Age, Application Maestro, CodeGuard, dsPICDEM, dsPICDEM.net, dsPICworks, ECAN, ECONOMONITOR, FanSense, FlexROM, fuzzyLAB, In-Circuit Serial Programming, ICSP, ICEPIC, Linear Active Thermistor, Mindi, MiWi, MPASM, MPLIB, MPLINK, PICkit, PICDEM, PICDEM.net, PICLAB, PICtail, PowerCal, PowerInfo, PowerMate, PowerTool, REAL ICE, rfLAB, rfPICDEM, Select Mode, Smart Serial, SmartTel, Total Endurance, UNI/O, WiperLock and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. SQTP is a service mark of Microchip Technology Incorporated in the U.S.A. All other trademarks mentioned herein are property of their respective companies. (c) 2006, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved. Printed on recycled paper. Microchip received ISO/TS-16949:2002 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona, Gresham, Oregon and Mountain View, California. The Company's quality system processes and procedures are for its PIC(R) 8-bit MCUs, KEELOQ(R) code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified. (c) 2006 Microchip Technology Inc. DS22003B-page 31 WORLDWIDE SALES AND SERVICE AMERICAS ASIA/PACIFIC ASIA/PACIFIC EUROPE Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://support.microchip.com Web Address: www.microchip.com Asia Pacific Office Suites 3707-14, 37th Floor Tower 6, The Gateway Habour City, Kowloon Hong Kong Tel: 852-2401-1200 Fax: 852-2401-3431 India - Bangalore Tel: 91-80-4182-8400 Fax: 91-80-4182-8422 India - New Delhi Tel: 91-11-4160-8631 Fax: 91-11-4160-8632 Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393 Denmark - Copenhagen Tel: 45-4450-2828 Fax: 45-4485-2829 India - Pune Tel: 91-20-2566-1512 Fax: 91-20-2566-1513 France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79 Japan - Yokohama Tel: 81-45-471- 6166 Fax: 81-45-471-6122 Germany - Munich Tel: 49-89-627-144-0 Fax: 49-89-627-144-44 Atlanta Alpharetta, GA Tel: 770-640-0034 Fax: 770-640-0307 Boston Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088 Chicago Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075 Dallas Addison, TX Tel: 972-818-7423 Fax: 972-818-2924 Detroit Farmington Hills, MI Tel: 248-538-2250 Fax: 248-538-2260 Kokomo Kokomo, IN Tel: 765-864-8360 Fax: 765-864-8387 Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 Santa Clara Santa Clara, CA Tel: 408-961-6444 Fax: 408-961-6445 Toronto Mississauga, Ontario, Canada Tel: 905-673-0699 Fax: 905-673-6509 Australia - Sydney Tel: 61-2-9868-6733 Fax: 61-2-9868-6755 China - Beijing Tel: 86-10-8528-2100 Fax: 86-10-8528-2104 China - Chengdu Tel: 86-28-8665-5511 Fax: 86-28-8665-7889 Korea - Gumi Tel: 82-54-473-4301 Fax: 82-54-473-4302 China - Fuzhou Tel: 86-591-8750-3506 Fax: 86-591-8750-3521 Korea - Seoul Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934 China - Hong Kong SAR Tel: 852-2401-1200 Fax: 852-2401-3431 Malaysia - Penang Tel: 60-4-646-8870 Fax: 60-4-646-5086 China - Qingdao Tel: 86-532-8502-7355 Fax: 86-532-8502-7205 Philippines - Manila Tel: 63-2-634-9065 Fax: 63-2-634-9069 China - Shanghai Tel: 86-21-5407-5533 Fax: 86-21-5407-5066 Singapore Tel: 65-6334-8870 Fax: 65-6334-8850 China - Shenyang Tel: 86-24-2334-2829 Fax: 86-24-2334-2393 Taiwan - Hsin Chu Tel: 886-3-572-9526 Fax: 886-3-572-6459 China - Shenzhen Tel: 86-755-8203-2660 Fax: 86-755-8203-1760 Taiwan - Kaohsiung Tel: 886-7-536-4818 Fax: 886-7-536-4803 China - Shunde Tel: 86-757-2839-5507 Fax: 86-757-2839-5571 Taiwan - Taipei Tel: 886-2-2500-6610 Fax: 886-2-2508-0102 China - Wuhan Tel: 86-27-5980-5300 Fax: 86-27-5980-5118 Thailand - Bangkok Tel: 66-2-694-1351 Fax: 66-2-694-1350 Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781 Netherlands - Drunen Tel: 31-416-690399 Fax: 31-416-690340 Spain - Madrid Tel: 34-91-708-08-90 Fax: 34-91-708-08-91 UK - Wokingham Tel: 44-118-921-5869 Fax: 44-118-921-5820 China - Xian Tel: 86-29-8833-7250 Fax: 86-29-8833-7256 10/19/06 DS22003B-page 32 (c) 2006 Microchip Technology Inc.