QFET TM FQNL2N50B 500V N-Channel MOSFET General Description Features These N-Channel enhancement mode power field effect transistors are produced using Fairchild's proprietary, planar stripe, DMOS technology. This advanced technology has been especially tailored to minimize on-state resistance, provide superior switching performance, and withstand high energy pulse in the avalanche and commutation mode. These devices are well suited for high efficiency switch mode power supply, power factor correction, electronic lamp ballast based on half bridge. * * * * * 0.35A, 500V, RDS(on) = 5.3 @VGS = 10 V Low gate charge ( typical 6.0 nC) Low Crss ( typical 4.0 pF) Fast switching Improved dv/dt capability D ! " G! ! " " " TO-92L ! FQNL Series GDS Absolute Maximum Ratings Symbol VDSS ID S TC = 25C unless otherwise noted Parameter Drain-Source Voltage - Continuous (TC = 25C) Drain Current FQNL2N50B 500 Units V 0.35 A - Continuous (TC = 100C) IDM Drain Current - Pulsed 0.22 A (Note 1) 1.4 A 30 V VGSS Gate-Source Voltage IAR Avalanche Current (Note 1) 0.35 A EAR Repetitive Avalanche Energy Peak Diode Recovery dv/dt Power Dissipation (TC = 25C) (Note 1) 0.15 4.5 1.5 0.012 -55 to +150 mJ V/ns W W/C C 300 C dv/dt PD TJ, TSTG TL (Note 2) - Derate above 25C Operating and Storage Temperature Range Maximum lead temperature for soldering purposes, 1/8" from case for 5 seconds Thermal Characteristics Symbol RJA Parameter Thermal Resistance, Junction-to-Ambient (c)2001 Fairchild Semiconductor Corporation Typ -- Max 83 Units C/W Rev. A, March 2001 FQNL2N50B March 2001 Symbol TC = 25C unless otherwise noted Parameter Test Conditions Min Typ Max Units 500 -- -- V -- 0.48 -- V/C Off Characteristics BVDSS Drain-Source Breakdown Voltage VGS = 0 V, ID = 250 A BVDSS / TJ Breakdown Voltage Temperature Coefficient ID = 250 A, Referenced to 25C IDSS IGSSF IGSSR VDS = 500 V, VGS = 0 V -- -- 1 A VDS = 400 V, TC = 125C -- -- 10 A Gate-Body Leakage Current, Forward VGS = 30 V, VDS = 0 V -- -- 100 nA Gate-Body Leakage Current, Reverse VGS = -30 V, VDS = 0 V -- -- -100 nA VDS = VGS, ID = 250 A 2.3 3.0 3.7 V VDS = VGS, ID = 250 mA 3.6 4.3 5.0 V -- 4.2 5.3 -- 0.72 -- S -- 180 230 pF -- 30 40 pF -- 4 6 pF -- 6 20 ns -- 25 60 ns Zero Gate Voltage Drain Current On Characteristics VGS(th) Gate Threshold Voltage RDS(on) Static Drain-Source On-Resistance VGS = 10 V, ID = 0.175 A gFS Forward Transconductance VDS = 50 V, ID = 0.175 A (Note 3) Dynamic Characteristics Ciss Input Capacitance Coss Output Capacitance Crss Reverse Transfer Capacitance VDS = 25 V, VGS = 0 V, f = 1.0 MHz Switching Characteristics td(on) Turn-On Delay Time tr Turn-On Rise Time td(off) Turn-Off Delay Time tf Turn-Off Fall Time Qg Total Gate Charge Qgs Gate-Source Charge Qgd Gate-Drain Charge VDD = 250 V, ID = 2.1 A, RG = 25 (Note 3, 4) VDS = 400 V, ID = 2.1 A, VGS = 10 V (Note 3, 4) -- 10 30 ns -- 20 50 ns -- 6.0 8.0 nC -- 1.3 -- nC -- 3.0 -- nC Drain-Source Diode Characteristics and Maximum Ratings IS Maximum Continuous Drain-Source Diode Forward Current -- -- 0.35 A ISM -- -- 1.4 A VSD Maximum Pulsed Drain-Source Diode Forward Current VGS = 0 V, IS = 0.35 A Drain-Source Diode Forward Voltage -- -- 1.4 V trr Reverse Recovery Time -- 195 -- ns Qrr Reverse Recovery Charge VGS = 0 V, IS = 2.1 A, dIF / dt = 100 A/s -- 0.69 -- C (Note 3) Notes: 1. Repetitive Rating : Pulse width limited by maximum junction temperature 2. ISD 2.1A, di/dt 200A/s, VDD BVDSS, Starting TJ = 25C 3. Pulse Test : Pulse width 300s, Duty cycle 2% 4. Essentially independent of operating temperature (c)2001 Fairchild Semiconductor Corporation Rev. A, March 2001 FQNL2N50B Electrical Characteristics FQNL2N50B Typical Characteristics VGS 15 V 10 V 8.0 V 7.0 V 6.5 V 6.0 V Bottom : 5.5 V 0 Top : 0 10 ID , Drain Current [A] ID , Drain Current [A] 10 -1 10 150 25 -55 Note : 1. 250 s Pulse Test 2. TC = 25 Note 1. VDS = 50V 2. 250 s Pulse Test -1 10 -2 10 -1 0 10 1 10 10 2 4 6 8 10 VGS , Gate-Source Voltage [V] VDS , Drain-Source Voltage [V] Figure 1. On-Region Characteristics Figure 2. Transfer Characteristics 18 0 10 IDR , Reverse Drain Current [A] RDS(on) [ ], Drain-Source On-Resistance 15 VGS = 10V 12 VGS = 20V 9 6 25 150 Note : 1. VGS = 0V 2. 250 s Pulse Test 3 Note : TJ = 25 0 0.0 -1 0.5 1.0 1.5 2.0 2.5 3.0 3.5 4.0 4.5 10 0.2 0.4 0.6 0.8 1.0 1.2 1.4 ID , Drain Current [A] VSD , Source-Drain Voltage [V] Figure 3. On-Resistance Variation vs. Drain Current and Gate Voltage Figure 4. Body Diode Forward Voltage Variation vs. Source Current and Temperature 350 12 Ciss = Cgs + Cgd (Cds = shorted) Coss = Cds + Cgd Crss = Cgd 300 VDS = 100V 10 Capacitances [pF] 250 Ciss 200 Coss 150 Note : 1. VGS = 0 V 2. f = 1 MHz 100 Crss 50 VGS, Gate-Source Voltage [V] VDS = 250V VDS = 400V 8 6 4 2 Note : ID = 2.1 A 0 0 -1 10 0 10 1 10 VDS, Drain-Source Voltage [V] Figure 5. Capacitance Characteristics (c)2001 Fairchild Semiconductor Corporation 0 1 2 3 4 5 6 7 QG, Total Gate Charge [nC] Figure 6. Gate Charge Characteristics Rev. A, March 2001 FQNL2N50B Typical Characteristics (Continued) 3.0 1.2 BV DSS , (Normalized) Drain-Source Breakdown Voltage 2.5 RDS(ON) , (Normalized) Drain-Source On-Resistance 1.1 1.0 Note : 1. VGS = 0 V 2. ID = 250 A 0.9 0.8 -100 -50 0 50 100 150 2.0 1.5 1.0 Note : 1. VGS = 10 V 2. ID = 1.05 A 0.5 0.0 -100 200 -50 o 50 100 150 200 o TJ, Junction Temperature [ C] Figure 7. Breakdown Voltage Variation vs. Temperature Figure 8. On-Resistance Variation vs. Temperature 0.40 1 10 Operation in This Area is Limited by R DS(on) 0.35 0 0.30 ID, Drain Current [A] 100 s 1 ms 10 ms 100 ms 10 ID, Drain Current [A] 0 TJ, Junction Temperature [ C] 1s -1 10 10 s DC -2 Notes : 10 0.25 0.20 0.15 0.10 o 1. TC = 25 C o 2. TJ = 150 C 3. Single Pulse 0.05 0.00 25 -3 10 0 1 10 2 10 3 10 10 50 Figure 9. Maximum Safe Operating Area 100 125 150 Figure 10. Maximum Drain Current vs. Case Temperature 2 D = 0 .5 0 .2 10 1 0 .1 N o te s : 1 . Z J C ( t) = 8 3 /W M a x . 2 . D u ty F a c t o r , D = t 1 /t 2 3 . T J M - T C = P D M * Z J C ( t) 0 .0 5 0 .0 2 10 PDM 0 .0 1 0 t1 t2 Z JC ( t) , T h e r m a l R e s p o n s e 10 75 TC, Case Temperature [] VDS, Drain-Source Voltage [V] s i n g l e p u ls e 10 -4 10 -3 10 -2 10 -1 10 0 10 1 10 2 t 1 , S q u a r e W a v e P u ls e D u r a t io n [ s e c ] Figure 11. Transient Thermal Response Curve (c)2001 Fairchild Semiconductor Corporation Rev. A, March 2001 FQNL2N50B Gate Charge Test Circuit & Waveform 50K 12V VGS Same Type as DUT Qg 200nF 10V 300nF VDS VGS Qgs Qgd DUT 3mA Charge Resistive Switching Test Circuit & Waveforms VDS RL VDS 90% VDD VGS RG 10V DUT VGS 10% td(on) tr t on (c)2001 Fairchild Semiconductor Corporation td(off) tf t off Rev. A, March 2001 FQNL2N50B Peak Diode Recovery dv/dt Test Circuit & Waveforms DUT + VDS _ I SD L Driver RG VGS VGS ( Driver ) Same Type as DUT VDD * dv/dt controlled by RG * ISD controlled by pulse period Gate Pulse Width D = -------------------------Gate Pulse Period 10V IFM , Body Diode Forward Current I SD ( DUT ) di/dt IRM Body Diode Reverse Current VDS ( DUT ) Body Diode Recovery dv/dt VSD VDD Body Diode Forward Voltage Drop (c)2001 Fairchild Semiconductor Corporation Rev. A, March 2001 FQNL2N50B Package Dimensions TO-92L 0.70MAX. 1.00 0.10 1.70 0.20 13.50 0.40 8.00 0.20 4.90 0.20 0.80 0.10 1.00MAX. 0.50 0.10 1.27TYP [1.27 0.20] (c)2001 Fairchild Semiconductor Corporation 0.45 0.10 3.90 0.20 0.45 0.10 3.90 0.20 1.45 0.20 2.54 TYP Rev. A, March 2001 TRADEMARKS The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks. ACExTM BottomlessTM CoolFETTM CROSSVOLTTM DenseTrenchTM DOMETM EcoSPARKTM E2CMOSTM EnSignaTM FACTTM FACT Quiet SeriesTM FAST(R) FASTrTM FRFETTM GlobalOptoisolatorTM GTOTM HiSeCTM ISOPLANARTM LittleFETTM MicroFETTM MICROWIRETM OPTOLOGICTM OPTOPLANARTM PACMANTM POPTM PowerTrench(R) QFETTM QSTM QT OptoelectronicsTM Quiet SeriesTM SLIENT SWITCHER(R) SMART STARTTM StealthTM SuperSOTTM-3 SuperSOTTM-6 SuperSOTTM-8 SyncFETTM TinyLogicTM UHCTM UltraFET(R) VCXTM DISCLAIMER FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user. 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. PRODUCT STATUS DEFINITIONS Definition of Terms Datasheet Identification Product Status Definition Advance Information Formative or In Design This datasheet contains the design specifications for product development. Specifications may change in any manner without notice. Preliminary First Production This datasheet contains preliminary data, and supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. No Identification Needed Full Production This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. Obsolete Not In Production This datasheet contains specifications on a product that has been discontinued by Fairchild semiconductor. The datasheet is printed for reference information only. (c)2001 Fairchild Semiconductor Corporation Rev. H2