NXP Semiconductors PN5180A0xx/C3
High-performance multi-protocol full NFC frontend, supporting all NFC Forum modes
PN5180 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2017. All rights reserved.
Product data sheet Rev. 3.2 — 20 December 2017
COMPANY PUBLIC 436532 154 / 158
Tab. 87. TIMER2_RELOAD register (address
000Dh) bit description ..................................... 92
Tab. 88. TIMER0_CONFIG register (address 000Eh)
bit description .................................................. 92
Tab. 89. TIMER1_CONFIG register (address 000Fh)
bit description .................................................. 93
Tab. 90. TIMER2_CONFIG register (address 0010h)
bit description .................................................. 94
Tab. 91. RX_WAIT_CONFIG (address 0011h) bit
description ....................................................... 96
Tab. 92. CRC_RX_CONFIG (address 0012h) bit
description ....................................................... 96
Tab. 93. RX_STATUS register (address 0013h) bit
description ....................................................... 97
Tab. 94. TX_UNDERSHOOT_CONFIG register
(address 0014h) bit description ....................... 98
Tab. 95. TX_OVERSHOOT_CONFIG register
(address 0015h) bit description ....................... 98
Tab. 96. TX_DATA_MOD register (address 0016h)
bit description .................................................. 99
Tab. 97. TX_WAIT_CONFIG register (address
0017h) bit description ......................................99
Tab. 98. TX_CONFIG register (address 0018h) bit
description ..................................................... 100
Tab. 99. CRC_TX_CONFIG (address 0019h) bit
description ..................................................... 100
Tab. 100. SIGPRO_CONFIG register (address
001Ah) bit description ................................... 101
Tab. 101. SIGPRO_CM_CONFIG register (address
001Bh) bit description ................................... 101
Tab. 102. SIGPRO_RM_CONFIG register (address
001Ch) bit description ................................... 102
Tab. 103. RF_STATUS register (address 001Dh) bit
description ..................................................... 103
Tab. 104. AGC_CONFIG register (address 001Eh) bit
description ..................................................... 105
Tab. 105. AGC_VALUE register (address 001Fh) bit
description ..................................................... 105
Tab. 106. RF_CONTROL_TX register (address
0020h) bit description ....................................105
Tab. 107. RF_CONTROL_TX_CLK register (address
0021h) bit description ....................................106
Tab. 108. RF_CONTROL_RX register (address
0022h) bit description ....................................107
Tab. 109. LD_CONTROL register (address 0023h) bit
description ..................................................... 107
Tab. 110. SYSTEM_STATUS register (address
0024h) bit description ....................................108
Tab. 111. TEMP_CONTROL register (address 0025h)
bit description ................................................ 108
Tab. 112. AGC_REF_CONFIG register (address
0026h) bit description ....................................108
Tab. 113. DPC_CONFIG register (address 0027h) bit
description ..................................................... 108
Tab. 114. EMD_CONTROL register (address 0028h)
bit description ................................................ 109
Tab. 115. ANT_CONTROL register (address 0029h)
bit description ................................................ 109
Tab. 116. TX_CONTROL register (address 0036h) bit
description ..................................................... 110
Tab. 117. SIGPRO_RM_CONFIG_EXTENSION
register (address 0039h) bit description ........ 110
Tab. 118. Secure Firmware Download Commands ....... 116
Tab. 119. Secure Firmware Command Status Return
Codes ............................................................ 117
Tab. 120. Secure Firmware update: GetVersion
command response .......................................117
Tab. 121. Secure Firmware update: First Secure Write
Command response ...................................... 118
Tab. 122. Limiting Values .............................................. 119
Tab. 123. Recommended Operating Conditions ........... 120
Tab. 124. Thermal characteristics HVQFN40 package .. 121
Tab. 125. Thermal characteristics TFBGA64 package .. 121
Tab. 126. Junction Temperature ................................... 121
Tab. 127. Current consumption ..................................... 122
Tab. 128. Reset pin RESET_N ..................................... 122
Tab. 129. Input Pin AUX2 /DWL_REQ ..........................122
Tab. 130. GPO pin characteristics ................................ 123
Tab. 131. CLK1, CLK2 pin characteristics .....................123
Tab. 132. Output pin characteristics IRQ ...................... 123
Tab. 133. Input pins SCLK, MOSI, NSS ........................123
Tab. 134. Output pin MISO ........................................... 124
Tab. 135. Timing conditions SPI ................................... 124
Tab. 136. Output pins ANT1 and ANT2 ........................ 124
Tab. 137. Input pins RXp and RXn ............................... 124
Tab. 138. Output pins TX1 and TX2 ............................. 124
Tab. 139. Start-up time ..................................................125
Tab. 140. Crystal requirements for ISO/IEC14443
compliant operation ....................................... 125
Tab. 141. Reference input frequency requirements for
8 MHz, 12 MHz, 16 MHz and 24 MHz ...........125
Tab. 142. Table 140. ..................................................... 126
Tab. 143. ISO/IEC 14443 A-106 ................................... 133
Tab. 144. ISO/IEC 14443 A-212 ................................... 133
Tab. 145. ISO/IEC 14443 A-424 ................................... 133
Tab. 146. ISO/IEC 14443 A-848 ................................... 134
Tab. 147. ISO/IEC 14443 B-106 ................................... 134
Tab. 148. ISO/IEC 14443 B-212 ................................... 134
Tab. 149. ISO/IEC 14443 B-424 ................................... 134
Tab. 150. ISO/IEC 14443 B-848 ................................... 135
Tab. 151. Felica-212 ......................................................135
Tab. 152. Felica-424 ......................................................135
Tab. 153. NFC active initiator A-106 ............................. 136
Tab. 154. NFC active initiator A-212 ............................. 136
Tab. 155. NFC active initiator A-424 ............................. 136
Tab. 156. ISO/IEC15693-26 .......................................... 136
Tab. 157. ISO/IEC15693-53 .......................................... 137
Tab. 158. ISO/IEC18003M3 - TARI=18.88us ................ 137
Tab. 159. ISO/IEC18003M3 - TARI=9.44 μs .................137
Tab. 160. PICC ISO/IEC14443-A 106 ........................... 138
Tab. 161. PICC ISO/IEC14443-A 212 ........................... 138
Tab. 162. PICC ISO/IEC14443-A 424 ........................... 138
Tab. 163. PICC ISO/IEC14443-A 848 ........................... 138
Tab. 164. NFC passive target 212 ................................ 138
Tab. 165. NFC passive target 424 ................................ 139
Tab. 166. NFC active target 106 ................................... 139
Tab. 167. NFC active target 212 ................................... 139