1:5 Differential-to-LVDS Zero Delay Clock Generator ICS8745BI DATA SHEET General Description Features The ICS8745BI is a highly versatile 1:5 LVDS Clock Generator and a member of the HiPerClockSTM family HiPerClockSTM of High Performance Clock Solutions from IDT. The ICS8745BI has a fully integrated PLL and can be configured as zero delay buffer, multiplier or divider, and has an output frequency range of 31.25MHz to 700MHz. The Reference Divider, Feedback Divider and Output Divider are each programmable, thereby allowing for the following output-to-input frequency ratios: 8:1, 4:1, 2:1, 1:1, 1:2, 1:4, 1:8. The external feedback allows the device to achieve "zero delay" between the input clock and the output clocks. The PLL_SEL pin can be used to bypass the PLL for system test and debug purposes. In bypass mode, the reference clock is routed around the PLL and into the internal output dividers. * Five differential LVDS outputs designed to meet or exceed the requirements of ANSI TIA/EIA-644 * * Selectable differential clock inputs * * * * Output frequency range: 31.25MHz to 700MHz * Programmable dividers allow for the following output-to-input frequency ratios: 8:1, 4:1, 2:1, 1:1, 1:2, 1:4, 1:8 * * * * * * Cycle-to-cycle jitter: 30ps (maximum) ICS CLKx, nCLKx pairs can accept the following differential input levels: LVPECL, LVDS, LVHSTL, HCSL, SSTL Input frequency range: 31.25MHz to 700MHz VCO range: 250MHz to 700MHz External feedback for "zero delay" clock regeneration with configurable frequencies Output skew: 40ps (maximum) Static phase offset: 25ps 125ps Full 3.3V supply voltage -40C to 85C ambient operating temperature Available in both standard (RoHS 5) and lead-free (RoHS 6) packages 1 Q3 nQ3 1 PLL Q4 nQ4 CLK_SEL Pulldown FB_IN Pulldown nFB_IN Pullup 8:1, 4:1, 2:1, 1:1, 1:2, 1:4, 1:8 SEL0 Pulldown GND nQ4 Q4 VDDO SEL3 PLL_SEL 1 24 Q3 SEL1 2 23 nQ3 CLK0 3 22 VDDO nCLK0 4 21 Q2 CLK1 5 20 nQ2 nCLK1 6 19 GND CLK_SEL 7 18 Q1 MR 8 17 nQ1 9 10 11 12 13 14 15 16 VDDO 0 32 31 30 29 28 27 26 25 SEL0 Q0 Q2 nQ2 nQ0 0 GND CLK1 Pulldown nCLK1 Pullup Q1 nQ1 SEL2 CLK0 Pulldown nCLK0 Pullup /1, /2, /4, /8, /16, /32, /64 nFB_IN Pullup VDD PLL_SEL VDD Q0 nQ0 VDDA Pin Assignment FB_IN Block Diagram SEL1 Pulldown ICS8745BI SEL2 Pulldown 32-Lead LQFP 7mm x 7mm x 1.4mm package body SEL3 Pulldown Top View MR Pulldown ICS8745BYI REVISION D JUNE 11, 2009 1 (c)2009 Integrated Device Technology, Inc. ICS8745BI Data Sheet 1:5 DIFFERENTIAL-TO-LVDS ZERO DELAY CLOCK GENERATOR Table 1. Pin Descriptions Number Name 1, 2, 12, 29 SEL0, SEL1, SEL2 SEL3 Type Description Input Pulldown Determines output divider values in Table 3. LVCMOS / LVTTL interface levels. 3 CLK0 Input Pulldown Non-inverting differential clock input. 4 nCLK0 Input Pullup 5 CLK1 Input Pulldown 6 nCLK1 Input Pullup 7 CLK_SEL Input Pulldown Clock select input. When HIGH, selects CLK1,nCLK1. When LOW, selects CLK0, nCLK0. LVCMOS / LVTTL interface levels. Pulldown Active HIGH Master Reset. When logic HIGH, the internal dividers are reset causing the true outputs Qx to go low and the inverted outputs nQx to go high. When logic LOW, the internal dividers and the outputs are enabled. LVCMOS / LVTTL interface levels. Inverting differential clock input. Non-inverting differential clock input. Inverting differential clock input. 8 MR Input 9, 32 VDD Power 10 FBIN Input Pullup Inverting differential feedback input to phase detector for regenerating clocks with "Zero Delay." 11 FBIN Input Pulldown Non-inverted differential feedback input to phase detector for regenerating clocks with "Zero Delay." 13, 19, 25 GND Power Power supply ground. 14, 15 nQ0/Q0 Output Differential output pair. LVDS interface levels. Core supply pins. 16, 22, 28 VDDO Power Output supply pins. 17, 18 nQ1/Q1 Output Differential output pair. LVDS interface levels. 20, 21 nQ2/Q2 Output Differential output pair. LVDS interface levels. 23, 24 nQ3/Q3 Output Differential output pair. LVDS interface levels. 26, 27 nQ4/Q4 Output Differential output pair. LVDS interface levels. 30 VDDA Power Analog supply pin. 31 PLL_SEL Input Pullup PLL select. Selects between the PLL and reference clock as the input to the dividers. When LOW, selects reference clock. LVCMOS/LVTTL interface levels. NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values. Table 2. Pin Characteristics Symbol Parameter CIN Input Capacitance 4 pF RPULLUP Input Pullup Resistor 51 k RPULLDOWN Input Pulldown Resistor 51 k ICS8745BYI REVISION D JUNE 11, 2009 Test Conditions 2 Minimum Typical Maximum Units (c)2009 Integrated Device Technology, Inc. ICS8745BI Data Sheet 1:5 DIFFERENTIAL-TO-LVDS ZERO DELAY CLOCK GENERATOR Function Tables Table 3A. Control Input Function Table Inputs Outputs PLL_SEL = 1 PLL Enable Mode SEL3 SEL2 SEL1 SEL0 Reference Frequency Range (MHz)* Q[0:4], nQ[0:4] 0z 0 0 0 250 - 700 /1 0 0 0 1 125 - 350 /1 0 0 1 0 62.5 - 175 /1 0 0 1 1 31.25 - 87.5 /1 0 1 0 0 250 - 700 /2 0 1 0 1 125 - 350 /2 0 1 1 0 62.5 - 175 /2 0 1 1 1 250 - 700 /4 1 0 0 0 125 - 350 /4 1 0 0 1 250 - 700 /8 1 0 1 0 125 - 350 x2 1 0 1 1 62.5 - 175 x2 1 1 0 0 31.25 - 87.5 x2 1 1 0 1 62.5 - 175 x4 1 1 1 0 31.25 - 87.5 x4 1 1 1 1 31.25 - 87.5 x8 *NOTE: VCO frequency range for all configurations above is 250MHz to 700MHz. ICS8745BYI REVISION D JUNE 11, 2009 3 (c)2009 Integrated Device Technology, Inc. ICS8745BI Data Sheet 1:5 DIFFERENTIAL-TO-LVDS ZERO DELAY CLOCK GENERATOR Table 3B. PLL Bypass Function Table Inputs Outputs PLL_SEL = 0 PLL Bypass Mode SEL3 SEL2 SEL1 SEL0 Q[0:4], nQ[0:4] 0z 0 0 0 /4 0 0 0 1 /4 0 0 1 0 /4 0 0 1 1 /8 0 1 0 0 /8 0 1 0 1 /8 0 1 1 0 /16 0 1 1 1 /16 1 0 0 0 /32 1 0 0 1 /64 1 0 1 0 /2 1 0 1 1 /2 1 1 0 0 /4 1 1 0 1 /1 1 1 1 0 /2 1 1 1 1 /1 ICS8745BYI REVISION D JUNE 11, 2009 4 (c)2009 Integrated Device Technology, Inc. ICS8745BI Data Sheet 1:5 DIFFERENTIAL-TO-LVDS ZERO DELAY CLOCK GENERATOR Absolute Maximum Ratings NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the DC Characteristics or AC Characteristics is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. Item Rating Supply Voltage, VDD 4.6V Inputs, VI -0.5V to VDD + 0.5V Outputs, IO Continuos Current Surge Current 10mA 15mA Package Thermal Impedance, JA 47.9C/W (0 lfpm) Storage Temperature, TSTG -65C to 150C DC Electrical Characteristics Table 4A. LVDS Power Supply DC Characteristics, VDD = VDDO = 3.3V 5%, TA = -40C to 85C Symbol Parameter VDD Test Conditions Minimum Typical Maximum Units Core Supply Voltage 3.135 3.3 3.465 V VDDA Analog Supply Voltage 3.135 3.3 3.465 V VDDO Output Supply Voltage 3.135 3.3 3.465 V IDD Power Supply Current 128 mA IDDA Analog Supply Current 18 mA IDDO Output Supply Current 62 mA Table 4B. LVCMOS/LVTTL DC Characteristics, VDD = VDDO = 3.3V 5%, TA = 0C to 70C Symbol Parameter VIH Input High Voltage VIL Input Low Voltage IIH Input High Current IIL Input Low Current Test Conditions Minimum Typical Maximum Units 2 VDD + 0.3 V -0.3 0.8 V CLK_SEL, SEL[0:3], MR VDD = VIN = 3.465V 150 A PLL_SEL VDD = VIN = 3.465V 5 A CLK_SEL, SEL[0:3], MR VDD = 3.465V, VIN = 0V -5 A PLL_SEL VDD = 3.465V, VIN = 0V -150 A ICS8745BYI REVISION D JUNE 11, 2009 5 (c)2009 Integrated Device Technology, Inc. ICS8745BI Data Sheet 1:5 DIFFERENTIAL-TO-LVDS ZERO DELAY CLOCK GENERATOR Table 4C. Differential DC Characteristics, VDD = VDDO = 3.3V 5%, TA = -40C to 85C Symbol IIH IIL Parameter Test Conditions Minimum Typical Maximum Units CLK0, CLK1, FB_IN VDD = VIN = 3.465V 150 A nCLK0, nCLK1, nFB_IN VDD = VIN = 3.465V 5 A Input High Current CLK0, CLK1, FB_IN VDD = 3.465V, VIN = 0V -5 A nCLK0, nCLK1, nFB_IN VDD = 3.465V, VIN = 0V -150 A Input Low Current VPP Peak-to-Peak Voltage; NOTE 1 VCMR Common Mode Input Voltage; NOTE 1, 2 0.15 1.3 V GND + 0.5 VDD - 0.85 V NOTE 1: VIL should not be less than -0.3V NOTE 2: For single-ended applications, the maximum input voltage for CLKx, nCLKx is VDD + 0.3V. Table 4D. LVDS DC Characteristics, VDD = VDDO = 3.3V 5%, TA = -40C to 85C Symbol Parameter Test Conditions VOD Differential Output Voltage VOD VOD Magnitude Change VOS Offset Voltage VOS VOS Magnitude Change Minimum Typical Maximum Units 320 440 550 mV 0 50 mV 1.2 1.35 V 25 mV 1.05 Table 5. Input Frequency Characteristics, VDD = VDDO = 3.3V 5%, TA = -40C to 85C Symbol Parameter FIN Input Frequency CLK0/nCLK0, CLK1/nCLK1 ICS8745BYI REVISION D JUNE 11, 2009 Test Conditions Minimum PLL_SEL = 1 31.25 PLL_SEL = 0 6 Typical Maximum Units 700 A 700 V (c)2009 Integrated Device Technology, Inc. ICS8745BI Data Sheet 1:5 DIFFERENTIAL-TO-LVDS ZERO DELAY CLOCK GENERATOR AC Electrical Characteristics Table 6. AC Characteristics, VDD = VDDO = 3.3V 5%, TA = -40C to 85C Symbol Parameter fMAX Output Frequency Test Conditions Minimum Typical Maximum Units 700 MHz PLL_SEL = 0V, f 700MHz 2.9 3.4 4.0 ns PLL_SEL = 3.3V -100 25 150 ps Output Skew; NOTE 3, 5 40 ps tjit(cc) Cycle-to-Cycle Jitter; NOTE 5, 6 30 ps tjit() Phase Jitter; NOTE 4, 5, 6 52 ps tL PLL Lock Time 1 ms tR / tF Output Rise/Fall Time; NOTE 7 700 ps odc Output Duty Cycle 55 % tPD Propagation Delay; NOTE 1 tsk(O) Static Phase Offset; NOTE 2, 5 tsk(o) 20% to 80% 200 45 50 NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions.. NOTE 1: Measured from the differential input crossing point to the differential output crossing point. NOTE 2: Defined as the time difference between the input reference clock and the averaged feedback input signal across all conditions, when the PLL is locked and the input reference frequency is stable. NOTE 3: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at the output differential cross points. NOTE 4: Phase jitter is dependent on the input source used. NOTE 5: This parameter is defined in accordance with JEDEC Standard 65. NOTE 6: Characterized at VCO frequency of 622MHz. NOTE 7: Measured from the 20% to 80% points. Guaranteed by characterization. Not production tested. ICS8745BYI REVISION D JUNE 11, 2009 7 (c)2009 Integrated Device Technology, Inc. ICS8745BI Data Sheet 1:5 DIFFERENTIAL-TO-LVDS ZERO DELAY CLOCK GENERATOR Parameter Measurement Information VDD SCOPE 3.3V5% POWER SUPPLY + Float GND - VDDO nCLK[0:1] Qx VDD, V V Cross Points PP CMR CLK[0:1] VDDA, LVDS nQx GND Differential Input Level 3.3V LVDS Output Load AC Test Circuit nCLK[0:1] VOH nQx CLK[0:1] VOL Qx nFB_IN FB_IN nQy VOL Qy t(O) VOH tsk(o) Output Skew Phase Jitter and Static Phase Offset nQ[0:4] nQ[0:4] Q[0:4] 80% tcycle n tcycle n+1 VOD Q[0:4] tjit(cc) = |tcycle n - tcycle n+1| 1000 Cycles 20% 20% tR Cycle-to-Cycle Jitter ICS8745BYI REVISION D JUNE 11, 2009 80% tF Output Rise/Fall Time 8 (c)2009 Integrated Device Technology, Inc. ICS8745BI Data Sheet 1:5 DIFFERENTIAL-TO-LVDS ZERO DELAY CLOCK GENERATOR Parameter Measurement Information, continued nQ[0:4] nCLK[0:1] Q[0:4] CLK[0:1] t PW t odc = PERIOD t PW nQ[0:4] Q[0:4] x 100% tPD t PERIOD Output Duty Cycle Propagation Delay VDD VDD out LVDS out out DC Input LVDS 100 VOD/ VOD VOS/ VOS out DC Input Offset Voltage Setup ICS8745BYI REVISION D JUNE 11, 2009 Differential Output Voltage Setup 9 (c)2009 Integrated Device Technology, Inc. ICS8745BI Data Sheet 1:5 DIFFERENTIAL-TO-LVDS ZERO DELAY CLOCK GENERATOR Application Information Power Supply Filtering Technique As in any high speed analog circuitry, the power supply pins are vulnerable to random noise. To achieve optimum jitter performance, power supply isolation is required. The ICS8745BI provides separate power supplies to isolate any high switching noise from the outputs to the internal PLL. VDD, VDDA and VDDO should be individually connected to the power supply plane through vias, and 0.01F bypass capacitors should be used for each pin. Figure 1 illustrates this for a generic VDD pin and also shows that VDDA requires that an additional 10 resistor along with a 10F bypass capacitor be connected to the VDDA pin. 3.3V VDD .01F 10 .01F 10F VDDA Figure 1. Power Supply Filtering Wiring the Differential Input to Accept Single Ended Levels Figure 2 shows how the differential input can be wired to accept single ended levels. The reference voltage V_REF = VDD/2 is generated by the bias resistors R1, R2 and C1. This bias circuit should be located as close as possible to the input pin. The ratio of R1 and R2 might need to be adjusted to position the V_REF in the center of the input voltage swing. For example, if the input clock swing is only 2.5V and VDD = 3.3V, V_REF should be 1.25V and R2/R1 = 0.609. VDD R1 1K Single Ended Clock Input CLKx V_REF nCLKx C1 0.1u R2 1K Figure 2. Single-Ended Signal Driving Differential Input ICS8745BYI REVISION D JUNE 11, 2009 10 (c)2009 Integrated Device Technology, Inc. ICS8745BI Data Sheet 1:5 DIFFERENTIAL-TO-LVDS ZERO DELAY CLOCK GENERATOR Differential Clock Input Interface The CLK /nCLK accepts LVDS, LVPECL, LVHSTL, SSTL, HCSL and other differential signals. Both signals must meet the VPP and VCMR input requirements. Figures 3A to 3F show interface examples for the HiPerClockS CLK/nCLK input driven by the most common driver types. The input interfaces suggested here are examples only. Please consult with the vendor of the driver component to confirm the driver termination requirements. For example, in Figure 3A, the input termination applies for IDT HiPerClockS open emitter LVHSTL drivers. If you are using an LVHSTL driver from another vendor, use their termination recommendation. 3.3V 3.3V 3.3V 1.8V Zo = 50 Zo = 50 CLK CLK Zo = 50 nCLK Zo = 50 nCLK HiPerClockS Input LVHSTL R1 50 IDT HiPerClockS LVHSTL Driver HiPerClockS Input LVPECL R2 50 R1 50 R2 50 R2 50 3A. HiPerClockS CLK/nCLK Input Driven by an IDT Open Emitter HiPerClockS LVHSTL Driver Figure 3B. HiPerClockS CLK/nCLK Input Driven by a 3.3V LVPECL Driver 3.3V 3.3V 3.3V 3.3V R3 125 3.3V R4 125 Zo = 50 Zo = 50 CLK CLK R1 100 Zo = 50 nCLK R1 84 nCLK Zo = 50 HiPerClockS Input LVPECL R2 84 Receiver LVDS Figure 3D. HiPerClockS CLK/nCLK Input Driven by a 3.3V LVDS Driver Figure 3C. HiPerClockS CLK/nCLK Input Driven by a 3.3V LVPECL Driver 2.5V 2.5V 3.3V 3.3V 2.5V *R3 33 R3 120 R4 120 Zo = 60 Zo = 50 CLK CLK Zo = 60 Zo = 50 nCLK nCLK HCSL *R4 33 R1 50 R2 50 HiPerClockS SSTL HiPerClockS Input R1 120 R2 120 *Optional - R3 and R4 can be 0 Figure 3F. HiPerClockS CLK/nCLK Input Driven by a 2.5V SSTL Driver Figure 3E. HiPerClockS CLK/nCLK Input Driven by a 3.3V HCSL Driver ICS8745BYI REVISION D JUNE 11, 2009 11 (c)2009 Integrated Device Technology, Inc. ICS8745BI Data Sheet 1:5 DIFFERENTIAL-TO-LVDS ZERO DELAY CLOCK GENERATOR Recommendations for Unused Input and Output Pins Inputs: Outputs: LVCMOS Control Pins: LVDS Outputs All control pins have internal pull-ups or pull-downs; additional resistance is not required but can be added for additional protection. A 1k resistor can be used. All unused LVDS output pairs can be either left floating or terminated with 100 across. If they are left floating, we recommend that there is no trace attached. CLK/nCLK Input For applications not requiring the use of the differential input, both CLK and nCLK can be left floating. Though not required, but for additional protection, a 1k resistor can be tied from CLK to ground. 3.3V LVDS Driver Termination A general LVDS interface is shown in Figure 4. In a 100 differential transmission line environment, LVDS drivers require a matched load termination of 100 across near the receiver input. For a multiple LVDS outputs buffer, if only partial outputs are used, it is recommended to terminate the unused outputs. 3.3V 50 3.3V LVDS Driver + R1 100 - 50 100 Differential Transmission Line Figure 4. Typical LVDS Driver Termination ICS8745BYI REVISION D JUNE 11, 2009 12 (c)2009 Integrated Device Technology, Inc. ICS8745BI Data Sheet 1:5 DIFFERENTIAL-TO-LVDS ZERO DELAY CLOCK GENERATOR Schematic Example The schematic of the ICS8745BI layout example is shown in Figure 5A. The ICS8745BI recommended PCB board layout for this example is shown in Figure 5B. This layout example is used as a general VDD RU2 SP SP = Space (i.e. not intstalled) RU3 1K RU4 1K RU5 SP RU6 1K C11 0.01u VDD U3 3.3V (155.5 MHz) SEL0 SEL1 Zo = 50 Ohm Zo = 50 Ohm CLK_SEL R8A 50 R9 50 R10 50 VDDO SEL0 SEL1 CLK0 nCLK0 CLK1 nCLK1 CLK_SEL MR VDD nFB_IN FB_IN SEL2 GND nQ0 Q0 VDDO 3.3V PECL Driver 1 2 3 4 5 6 7 8 + SEL3 RD7 1K PLL_SEL RD6 SP 8745 Zo = 50 Ohm R4 100 Zo = 50 Ohm - LVDS_input 32 31 30 29 28 27 26 25 RD5 1K C16 10u (77.76 MHz) VDD PLL_SEL VDDA SEL3 VDDO Q4 nQ4 GND RD4 SP VDD 10 Q3 nQ3 VDDO Q2 nQ2 GND Q1 nQ1 24 23 22 21 20 19 18 17 VDD=3.3V VDDO=3.3V 9 10 11 12 13 14 15 16 RD3 SP R7 VDDA RU7 SP CLK_SEL PLL_SEL SEL0 SEL1 SEL2 SEL3 RD2 1K guideline. The layout in the actual system will depend on the selected component types, the density of the components, the density of the traces, and the stack up of the P.C. board. SEL[3:0] = 0101, Divide by 2 SEL2 Decoupling capacitor located near the power pins R2 100 (U1-9) VDD C1 0.1uF (U1-32) C6 0.1uF (U1-22) C4 0.1uF VDDO (U1-28) C5 0.1uF (U1-16) C2 0.1uF Figure 5A. ICS8745BI LVDS Zero Delay Buffer Schematic Example ICS8745BYI REVISION D JUNE 11, 2009 13 (c)2009 Integrated Device Technology, Inc. ICS8745BI Data Sheet 1:5 DIFFERENTIAL-TO-LVDS ZERO DELAY CLOCK GENERATOR The following component footprints are used in this layout example. restricted by the available space on the board and the component location. While routing the traces, the clock signal traces should be routed first and should be locked prior to routing other signal traces. All the resistors and capacitors are size 0603. Power and Grounding * The differential 50 output traces should have the same length. Place the decoupling capacitors as close as possible to the power pins. If space allows, placement of the decoupling capacitor on the component side is preferred. This can reduce unwanted inductance between the decoupling capacitor and the power pin caused by the via. * Avoid sharp angles on the clock trace. Sharp angle turns cause the characteristic impedance to change on the transmission lines. * Keep the clock traces on the same layer. Whenever possible, avoid placing vias on the clock traces. Placement of vias on the traces can affect the trace characteristic impedance and hence degrade signal integrity. Maximize the power and ground pad sizes and number of vias capacitors. This can reduce the inductance between the power and ground planes and the component power and ground pins. * To prevent cross talk, avoid routing other signal traces in parallel with the clock traces. If running parallel traces is unavoidable, allow a separation of at least three trace widths between the differential clock trace and the other signal trace. The RC filter consisting of R7, C11, and C16 should be placed as close to the VDDA pin as possible. Clock Traces and Termination Poor signal integrity can degrade the system performance or cause system failure. In synchronous high-speed digital systems, the clock signal is less tolerant to poor signal integrity than other signals. Any ringing on the rising or falling edge or excessive ring back can cause system failure. The shape of the trace and the trace delay might be * Make sure no other signal traces are routed between the clock trace pair. * The matching termination resistors should be located as close to the receiver input pins as possible. GND R7 C16 C11 C5 VDDO C6 VDD U1 Pin 1 VDDA C4 VIA 50 Ohm Traces C1 C2 Figure 5B. PCB Board Layout for ICS8745BI ICS8745BYI REVISION D JUNE 11, 2009 14 (c)2009 Integrated Device Technology, Inc. ICS8745BI Data Sheet 1:5 DIFFERENTIAL-TO-LVDS ZERO DELAY CLOCK GENERATOR Power Considerations This section provides information on power dissipation and junction temperature for the ICS8745BI. Equations and example calculations are also provided. 1. Power Dissipation. The total power dissipation for the ICS8745BI is the sum of the core power plus the analog power plus the power dissipated in the load(s). The following is the power dissipation for VDD = 3.3V + 5% = 3.465V, which gives worst case results. NOTE: Please refer to Section 3 for details on calculating power dissipated in the load. * Power (core)MAX = VDD_MAX * (IDD_MAX + IDDA_MAX) = 3.465V * (128mA + 18mA) = 506mW * Power (outputs)MAX = VDDO_MAX * IDDO_MAX = 3.465V * 62mA = 215mW Total Power_MAX = 506mW + 215mW = 721mW 2. Junction Temperature. Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device. The maximum recommended junction temperature for HiPerClockS devices is 125C. The equation for Tj is as follows: Tj = JA * Pd_total + TA Tj = Junction Temperature JA = Junction-to-Ambient Thermal Resistance Pd_total = Total Device Power Dissipation (example calculation is in section 1 above) TA = Ambient Temperature In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance JA must be used. Assuming a moderate air flow of 200 linear feet per minute and a multi-layer board, the appropriate value is 42.1C/W per Table 7below. Therefore, Tj for an ambient temperature of 85C with all outputs switching is: 85C + 0.721W * 42.1C/W = 115.3C. This is well below the limit of 125C. This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow and the type of board (multi-layer). Table 7. Thermal Resitance JA for 32 Lead LQFP, Forced Convection JA vs. Air Flow Linear Feet per Minute 0 200 500 Single-Layer PCB, JEDEC Standard Test Boards 67.8C/W 55.9C/W 50.1C/W Multi-Layer PCB, JEDEC Standard Test Boards 47.9C/W 42.1C/W 39.4C/W NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs. ICS8745BYI REVISION D JUNE 11, 2009 15 (c)2009 Integrated Device Technology, Inc. ICS8745BI Data Sheet 1:5 DIFFERENTIAL-TO-LVDS ZERO DELAY CLOCK GENERATOR Reliability Information Table 8. JA vs. Air Flow Table for a 32 Lead LQFP JA vs. Air Flow Linear Feet per Minute 0 200 500 Single-Layer PCB, JEDEC Standard Test Boards 67.8C/W 55.9C/W 50.1C/W Multi-Layer PCB, JEDEC Standard Test Boards 47.9C/W 42.1C/W 39.4C/W NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs. Transistor Count The transistor count for ICS8745BI is: 2772 ICS8745BYI REVISION D JUNE 11, 2009 16 (c)2009 Integrated Device Technology, Inc. ICS8745BI Data Sheet 1:5 DIFFERENTIAL-TO-LVDS ZERO DELAY CLOCK GENERATOR Package Outline and Package Dimensions Package Outline - Y Suffix for 32 Lead LQFP Table 9. Package Dimensions for 32 Lead LQFP JEDEC Variation: BBC - HD All Dimensions in Millimeters Symbol Minimum Nominal Maximum N 32 A 1.60 A1 0.05 0.10 0.15 A2 1.35 1.40 1.45 b 0.30 0.37 0.45 c 0.09 0.20 D&E 9.00 Basic D1 & E1 7.00 Basic D2 & E2 5.60 Ref. e 0.80 Basic L 0.45 0.60 0.75 0 7 ccc 0.10 Reference Document: JEDEC Publication 95, MS-026 ICS8745BYI REVISION D JUNE 11, 2009 17 (c)2009 Integrated Device Technology, Inc. ICS8745BI Data Sheet 1:5 DIFFERENTIAL-TO-LVDS ZERO DELAY CLOCK GENERATOR Ordering Information Table 10. Ordering Information Part/Order Number 8745BYI 8745BYIT 8745BYILF 8745BYILFT Marking ICS8745BYI ICS8745BYI ICS8745BYILF ICS8745BYILF Package 32 Lead LQFP 32 Lead LQFP "Lead-Free" 32 Lead LQFP "Lead-Free" 32 Lead LQFP Shipping Packaging Tray 1000 Tape & Reel Tray 1000 Tape & Reel Temperature -40C to 85C -40C to 85C -40C to 85C -40C to 85C NOTE: Parts that are ordered with an "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant. While the information presented herein has been checked for both accuracy and reliability, Integrated Device Technology (IDT) assumes no responsibility for either its use or for the infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial and industrial applications. Any other applications, such as those requiring high reliability or other extraordinary environmental requirements are not recommended without additional processing by IDT. IDT reserves the right to change any circuitry or specifications without notice. IDT does not authorize or warrant any IDT product for use in life support devices or critical medical instruments. ICS8745BYI REVISION D JUNE 11, 2009 18 (c)2009 Integrated Device Technology, Inc. ICS8745BI Data Sheet 1:5 DIFFERENTIAL-TO-LVDS ZERO DELAY CLOCK GENERATOR Revision History Sheet Rev B Table Page T4D 5 LVDS DC Characteristics Table - modified VOS 0.90V min. to 1.05V min, 1.15V typical to 1.2V typical, and 1.4V max. to 1.35V max. 3/17/04 T6 7 15 AC Characteristics Table - changed tPD max limit from 3.9ns to 4.0ns. Added Power Considerations section. Updated format throughout the datasheet. 4/16/07 1 Pin Assignment - corrected pin 14 from Q0 to nQ0. Missed error when converted to new format on April 16, 2007 from March 17, 2004. Differential DC Characteristics Table - replaced NOTE 1 with new note. AC Characteristics Table - added thermal note. Updated Differential Clock Input Interface section. Ordering Information Table - Part/Order Number - deleted "ICS" prefix. Updated Header/Footer throughout the document and contact page. 6/4/09 C D T4C T6 T10 6 7 11 18 Description of Change ICS8745BYI REVISION D JUNE 11, 2009 19 Date (c)2009 Integrated Device Technology, Inc. ICS8745BI Data Sheet 6024 Silver Creek Valley Road San Jose, California 95138 1:5 DIFFERENTIAL-TO-LVDS ZERO DELAY CLOCK GENERATOR Sales 800-345-7015 (inside USA) +408-284-8200 (outside USA) Fax: 408-284-2775 www.IDT.com/go/contactIDT Technical Support netcom@idt.com +480-763-2056 DISCLAIMER Integrated Device Technology, Inc. (IDT) and its subsidiaries reserve the right to modify the products and/or specifications described herein at any time and at IDT's sole discretion. All information in this document, including descriptions of product features and performance, is subject to change without notice. Performance specifications and the operating parameters of the described products are determined in the independent state and are not guaranteed to perform the same way when installed in customer products. The information contained herein is provided without representation or warranty of any kind, whether express or implied, including, but not limited to, the suitability of IDT's products for any particular purpose, an implied warranty of merchantability, or non-infringement of the intellectual property rights of others. This document is presented only as a guide and does not convey any license under intellectual property rights of IDT or any third parties. IDT's products are not intended for use in life support systems or similar devices where the failure or malfunction of an IDT product can be reasonably expected to significantly affect the health or safety of users. Anyone using an IDT product in such a manner does so at their own risk, absent an express, written agreement by IDT. Integrated Device Technology, IDT and the IDT logo are registered trademarks of IDT. Other trademarks and service marks used herein, including protected names, logos and designs, are the property of IDT or their respective third party owners. Copyright 2009. All rights reserved.