W9412FASA
- 6 -
9. CAPACITANCE
(VDD = VDDQ = 2.5V ±0.2V, f = 1 MHz, TA = 25°C, VOUT (DC) = VDDQ/2, VOUT (Peak to Peak) = 0.2V)
PARAMETER SYMBOL MIN. MAX. UNIT
Address Input Capacitance (A0 − A12, BA0, BA1) Cadd-IN 12 pF
Command Input Capacitance (RAS ,CAS , WE ) CCMD-IN 12 pF
CS signals Input Capacitance (CS0 ) CCS-IN 12 pF
CKE signal Input Capacitance (CKE0) CCKE-IN 12 pF
CLK signals Input Capacitance (CLKn,CLKn ) CCLK-IN 6 pF
DM/DQS/DQ Input capacitance (DM0 − DM7, DQS0 − 7, DQ0 − 63) CI/O 5 pF
10. DC CHARACTERISTICS
MAX. UNIT
NOTES
PARAMETER SYM.
-7 -75
OPERATING CURRENT: One Bank Active-Precharge; tRC = tRC min; tCK =
tCK min; DQ, DM and DQS inputs changing twice per clock cycle; Address
and control inputs changing once per clock cycle IDD0 440 440 7
OPERATING CURRENT: One Bank Active-Read-Precharge; Burst = 2; tRC
= tRC min; CL=2.5; tCK = tCK min; IOUT=0mA; Address and control inputs
changing once per clock cycle. IDD1 440 440 7, 9
PRECHARGE-POWER-DOWN STANDBY CURRENT: All Banks Idle;
Power down mode; CKE < VIL max; tCK = tCK min; Vin = VREF for DQ, DQS
and DM IDD2P 8 8
IDLE FLOATING STANDBY CURRENT: CS > VIH min; All Banks Idle; CKE
> VIH min; Address and other control inputs changing once per clock cycle;
Vin = Vref for DQ, DQS and DM IDD2F 180 160 7
IDLE STANDBY CURRENT: CS > VIH min; All Banks Idle; CKE > VIH min;
tCK = tCK min; Address and other control inputs changing once per clock
cycle; Vin > VIH min or Vin < VIL max for DQ, DQS and DM IDD2N 180 160 7
IDLE QUIET STANDBY CURRENT: CS > VIH min; All Banks Idle; CKE >
VIH min; tCK = tCK min; Address and other control inputs stable; Vin > VREF
for DQ, DQS and DM IDD2Q 160 140 mA
7
ACTIVE POWER-DOWN STANDBY CURRENT: One Bank Active; Power
down mode; CKE < VIL max; tCK = tCK min IDD3P 80 80
ACTIVE STANDBY CURRENT: CS > VIH min; CKE > VIH min; One Bank
Active-Precharge; tRC = tRAS max; tCK = tCK min; DQ, DM and DQS inputs
changing twice per clock cycle; Address and other control inputs changing
once per clock cycle
IDD3N 280 260 7
OPERATING CURRENT: Burst = 2; Reads; Continuous burst; One Bank
Active; Address and control inputs changing once per clock cycle; CL = 2.5;
tCK = tCK min; IOUT = 0 mA IDD4R 660 620 7, 9
OPERATING CURRENT: Burst = 2; Write; Continuous burst; One Bank
Active; Address and control inputs changing once per clock cycle; CL=2.5;
tCK = tCK min; DQ, DM and DQS inputs changing twice per clock cycle IDD4W 660 620 7
AUTO REFRESH CURRENT: tRC = tRFC min IDD5 760 760 7
SELF REFRESH CURRENT: CKE < 0.2V IDD6 12 12
RANDOM READ CURRENT: 4 Banks Active Read with activate every 20
nS, Auto-Precharge Read every 20ns; Burst = 4; Trcd = 3; IOUT = 0 mA; DQ,
DM and DQS inputs changing twice per clock cycle; Address changing once
per clock cycle
IDD7 1080
1080