January 1995 3
Philips Semiconductors Product specification
12-stage binary counter HEF4040B
MSI
AC CHARACTERISTICS
VSS = 0 V; Tamb =25°C; CL= 50 pF; input transition times ≤20 ns
VDD
VSYMBOL MIN. TYP. MAX. TYPICAL EXTRAPOLATION
FORMULA
Propagation delays
CP →O05 105 210 ns 78 ns +(0,55 ns/pF) CL
HIGH to LOW 10 tPHL 45 90 ns 34 ns +(0,23 ns/pF) CL
15 35 70 ns 27 ns +(0,16 ns/pF) CL
5 85 170 ns 58 ns +(0,55 ns/pF) CL
LOW to HIGH 10 tPLH 40 80 ns 29 ns +(0,23 ns/pF) CL
15 30 60 ns 22 ns +(0,16 ns/pF) CL
On→On+15 35 70 ns note 1 (0,55 ns/pF) CL
HIGH to LOW 10 tPHL 15 30 ns note 1 (0,23 ns/pF) CL
15 10 20 ns note 1 (0,16 ns/pF) CL
5 35 70 ns note 1 (0,55 ns/pF) CL
LOW to HIGH 10 tPLH 15 30 ns note 1 (0,23 ns/pF) CL
15 10 20 ns note 1 (0,16 ns/pF) CL
MR →On5 90 180 ns 63 ns +(0,55 ns/pF) CL
HIGH to LOW 10 tPHL 40 80 ns 29 ns +(0,23 ns/pF) CL
15 30 60 ns 22 ns +(0,16 ns/pF) CL
Output transition times 5 60 120 ns 10 ns +(1,0 ns/pF) CL
HIGH to LOW 10 tTHL 30 60 ns 9 ns +(0,42 ns/pF) CL
15 20 40 ns 6 ns +(0,28 ns/pF) CL
5 60 120 ns 10 ns +(1,0 ns/pF) CL
LOW to HIGH 10 tTLH 30 60 ns 9 ns +(0,42 ns/pF) CL
15 20 40 ns 6 ns +(0,28 ns/pF) CL
Fig.3 Logic diagram.