Data Sheet No. PD PD60342A November 13, 2009 IR21364(S&J)PbF 3-PHASE BRIDGE DRIVER Features * * * * * * * * * * * * * Product Summary Floating channel designed for bootstrap operation Tolerant to negative transient voltage - dV/dt immune Gate drive supply range from 11.5 V to 20 V Undervoltage lockout for all channels Over-current shutdown turns off all six drivers Independent 3 half-bridge drivers Matched propagation delay for all channels Cross-conduction prevention logic Low side and High side outputs in phase with inputs. 3.3 V logic compatible Lower di/dt gate drive for better noise immunity Externally programmable delay for automatic fault clear RoHS Compliant VOFFSET 600 V VOUT 11.5 V - 20 V Io+ & I o(typical) 200 mA & 350 mA tON & tOFF (typical) 500 ns & 530 ns Package Options Typical Applications * * * * 3 phase bridge driver Topology Motor Control Air Conditioners/ Washing Machines General Purpose Inverters Micro/Mini Inverter Drivers 28-Lead SOIC www.irf.com 44-Lead PLCC w/o 12 Leads (c) 2009 International Rectifier 1 IR21364(S&J)PbF Description The IR21364(S&J)PBF is a high voltage, high speed power MOSFET and IGBT drivers with three independent high and low side referenced output channels for 3-phase applications. Proprietary HVIC technology enables ruggedized monolithic construction. Logic inputs are compatible with CMOS or LSTTL outputs, down to 3.3V logic. A current trip function which terminates all six outputs can be derived from an external current sense resistor. An enable function is available to terminate all six outputs simultaneously. An open-drain FAULT signal is provided to indicate that an overcurrent or undervoltage shutdown has occurred. Overcurrent fault conditions are cleared automatically after a delay programmed externally via an RC network connected to the RCIN input. The output drivers feature a high pulse current buffer stage designed for minimum driver cross-conduction. Propagation delays are matched to simplify use in high frequency applications. The floating channel can be used to drive N-channel power MOSFETs or IGBTs in the high side configuration which operates up to 600 V. Qualification Information Industrial Comments: This family of ICs has passed JEDEC's Industrial qualification. IR's Consumer qualification level is granted by extension of the higher Industrial level. Qualification Level SOIC28W MSL3 , 260C (per IPC/JEDEC J-STD-020) PLCC44 MSL3 , 245C (per IPC/JEDEC J-STD-020) Moisture Sensitivity Level Class 2 (per JEDEC standard JESD22-A114) Human Body Model ESD Class B (per EIA/JEDEC standard EIA/JESD22-A115) Machine Model Class I, Level A (per JESD78) Yes IC Latch-Up Test RoHS Compliant Qualification standards can be found at International Rectifier's web site http://www.irf.com/ Higher qualification ratings may be available should the user have such requirements. Please contact your International Rectifier sales representative for further information. Higher MSL ratings may be available for the specific package types listed here. Please contact your International Rectifier sales representative for further information. www.irf.com (c) 2009 International Rectifier 2 IR21364(S&J)PbF Absolute Maximum Ratings Absolute Maximum Ratings indicate sustained limits beyond which damage to the device may occur. All voltage parameters are absolute voltages referenced to COM. The thermal resistance and power dissipation ratings are measured under board mounted and still air conditions. Symbol Definition VS High side offset voltage VB High side floating supply voltage VHO High side floating output voltage VCC Low side and logic fixed supply voltage VSS Logic ground VLO1,2,3 Min Max VB 1,2,3 - 25 VB 1,2,3 + 0.3 -0.3 625 VS1,2,3 - 0.3 VB 1,2,3 + 0.3 Low side output voltage -0.3 25 VCC - 25 VCC + 0.3 -0.3 VCC + 0.3 lower of VCC + 0.3 or Vss+15 VCC + 0.3 VIN Input voltage LIN, HIN, ITRIP, EN, RCIN VSS -0.3 VFLT FAULT output voltage VSS -0.3 dV/dt Allowable offset voltage slew rate PD RthJA Units V -- 50 V/ns Package power dissipation @ TA +25 C (28 lead SOIC) -- 1.6 W (44 lead PLCC) -- 2.0 Thermal resistance, junction to ambient (28 lead SOIC) -- 78 (44 lead PLCC) -- 63 TJ Junction temperature -- 150 TS Storage temperature -55 150 TL Lead temperature (soldering, 10 seconds) -- 300 C/W C Recommended Operating Conditions The input/output logic timing diagram is shown in Fig. 1. For proper operation the device should be used within the recommended conditions. All voltage parameters are absolute referenced to COM. The VS & VSS offset rating are tested with all supplies biased at a 15 V differential. Symbol VB1,2,3 VS 1,2,3 VCC VHO 1,2,3 VLO1,2,3 Definition High side floating supply voltage High side floating supply voltage Low side supply voltage High side output voltage IR21364 IR21364 Min. Max. VS1,2,3 +11.5 Note 1 11.5 VS1,2,3 VS1,2,3 + 20 600 20 VB1,2,3 Low side output voltage 0 VCC VSS Logic ground -5 5 VFLT FAULT output voltage VSS VCC VRCIN RCIN input voltage VSS VCC Units V VITRIP VIN TA ITRIP input voltage VSS VSS + 5 Logic input voltage LIN, HIN, EN VSS VSS + 5 -40 Ambient temperature 125 C Note 1: Logic operational for VS of COM -5 V to COM + 600 V. Logic state held for VS of COM -5 to COM - VBS. (Please refer to the Design Tip DT97 -3 for more details). www.irf.com (c) 2009 International Rectifier 3 IR21364(S&J)PbF Static Electrical Characteristics VBIAS (VCC, VBS 1,2,3) = 15 V, TA = 25C unless otherwise specified. The VIN, VTH and IIN parameters are referenced to VSS and are applicable to all six channels (HIN1,2,3 and LIN1,2,3). The VO and IO parameters are referenced to COM and VS1,2,3 and are applicable to the respective output leads: HO1,2,3 and LO1,2,3. Symbol Definition Min Typ Max Units VIH Logic "0" input voltage -- VIL -- 0.8 Logic "1" input voltage 2.5 -- -- VEN,TH+ Enable positive going threshold -- -- 2.5 VEN,TH- Enable negative going threshold 0.8 -- -- VIT,TH+ ITRIP positive going threshold 0.37 0.46 0.55 VIT,HYS ITRIP hysteresis -- 0.07 -- VRCIN, TH+ RCIN positive going threshold -- 8 -- VRCIN, HYS RCIN hysteresis -- 3 -- VOH High level output voltage, VBIAS - VO -- 0.9 1.4 VOL Low level output voltage, VO -- 0.4 0.6 IR21364 9.6 10.4 11.2 IR21364 8.6 9.4 10.2 IR21364 -- 1 -- IR21364 9.6 10.4 11.2 IR21364 8.6 9.4 10.2 IR21364 -- 1 -- -- -- 50 VCCUV+ VCCUVVCCUVHY VBSUV+ VBSUVVBSUVHY llk IQBS VCC supply undervoltage positive going threshold VCC supply undervoltage negative going threshold VCC supply undervoltage hysteresis VBS supply undervoltage positive going threshold VBS supply undervoltage negative going threshold VBS supply undervoltage hysteresis Offset supply leakage current Quiescent VBS supply current -- 70 120 IQCC ILIN+ ILINIHIN+ IHINIITRIP+ IITRIPIEN+ IEN- Quiescent VCC supply current Input bias current (LOUT = HI) Input bias current (LOUT = LO) Input bias current (HOUT = HI) Input bias current (HOUT = LO) "High" ITRIP input bias current "Low" ITRIP input bias current "High" ENABLE input bias current "Low" ENABLE input bias current -- -- -1 -- -1 -- -1 -- -1 0.6 100 -- 100 -- 3.3 -- 100 -- 1.3 195 -- 195 -- 6 -- -- -- IRCIN RCIN input bias current -- -- 1 Io+ Output high short circuit pulsed current 120 200 -- IoRon_RCIN Ron_FAULT Output low short circuit pulsed current RCIN low on resistance FAULT low on resistance www.irf.com Test Conditions 250 350 -- -- -- 50 50 100 100 V A mA A Io = 20 mA VB = VS = 600 V VB1,2,3 = VS1,2,3 = 600 V VIN = 0 V or 5 V VLIN = 3.3 V VLIN = 0 V VHIN = 3.3 V VHIN = 0 V VITRIP = 3.3 V VITRIP = 0 V VEN = 3.3 V VEN = 0 V Vrcin = 0 V or 15 V mA Vo = 0 V, PW 10 s Vo = 15 V, PW 10 s I = 1.5 mA (c) 2009 International Rectifier 4 IR21364(S&J)PbF Dynamic Electrical Characteristics Dynamic Electrical Characteristics VCC = VBS = VBIAS = 15 V, VS1,2,3 = VSS = COM, TA = 25C and CL = 1000 pF unless otherwise specified. Symbol Definition Min Typ Max Units Test Conditions ton Turn-on propagation delay 350 500 650 toff Turn-off propagation delay 375 530 685 tr tf Turn-on rise time Turn-off fall time ENABLE low to output shutdown propagation delay ITRIP to output shutdown propagation delay -- -- 125 50 190 75 300 450 600 VIN, VEN = 0 V or 5 V 500 750 1000 VITRIP = 5 V tEN tITRIP ITRIP blanking time 100 150 -- tFLT tbl ITRIP to FAULT propagation delay 400 600 800 tFILIN Input filter time (HIN, LIN) 100 200 -- tfilterEn Enable input filter time 100 200 -- Deadtime Ton, off matching time (on all six channels) 220 -- 290 -- 360 75 DT matching (Hi->Lo & Lo->Hi on all channels) pulse width distortion (pwin-pwout) -- -- -- -- 70 75 FAULT clear time RCIN: R = 2 M, C = 1 nF 1.3 1.65 2 DT MT MDT PM tFLTCLR www.irf.com VIN = 0 V & 5 V ns VIN = 0 V or 5 V VITRIP = 5 V VIN = 0 V & 5 V External dead time >450 nsec ms PW input =10 s VIN = 0 V or 5 V VITRIP = 0 V (c) 2009 International Rectifier 5 IR21364(S&J)PbF HIN1,2,3 LIN1,2,3 EN ITRIP FAULT RCIN HO1,2,3 LO1,2,3 Fig. 1. Input/Output Timing Diagram LIN1,2,3 HIN1,2, 50% 50% 50% EN PWIN ten HO1,2,3 LO1,2,3 ton t r PW 50 90% HO1,2,3 LO1,2,3 10% tof f 90% t f 90% 10% Fig. 2. Switching Time Waveforms Fig. 3. Output Enable Timing Waveform www.irf.com (c) 2009 International Rectifier 6 IR21364(S&J)PbF Fig. 4. Internal Deadtime Timing Waveforms RC IN 50% 50% IT R IP FA U LT 50% tflt 50% 90% Any Ouput tfltclr titrip Fig. 5. ITRIP/RCIN Timing Waveforms tin,fi tin,fi l l on off off on HIN/LI on off high lo w Fig. 6. Input Filter Function www.irf.com (c) 2009 International Rectifier 7 IR21364(S&J)PbF Lead Definitions Symbol VCC Description Low side supply voltage VSS HIN1,2,3 Logic ground Logic inputs for high side gate driver outputs (HO1,2,3), in phase LIN1,2,3 Logic input for low side gate driver outputs (LO1,2,3), in phase Indicates over-current (ITRIP) or low-side undervoltage lockout has occurred. Negative logic, open-drain output Logic input to enable I/O functionality. Positive logic, i.e. I/O logic functions When ENABLE is high. No effect on FAULT and not latched Analog input for overcurrent shutdown. When active, ITRIP shuts down outputs and activates FAULT and RCIN low. When ITRIP becomes inactive, FAULT stays active low for an externally set time TFLTCLR, then automatically becomes inactive (open-drain high impedance). External RC network input used to define FAULT CLEAR delay, TFLTCLR, approximately equal to R*C. When RCIN > 8 V, the FAULT pin goes back into open-drain high-impedance Low side gate drivers return High side floating supply FAULT EN ITRIP RCIN COM VB1,2,3 HO1,2,3 VS1,2,3 LO1,2,3 High side gate driver outputs High voltage floating supply return Low side gate driver outputs www.irf.com (c) 2009 International Rectifier 8 IR21364(S&J)PbF Functional Block Diagram VCC VBS ITRIP ENAB LE FAULT LO1,2,3 HO1,2,3 VITRIP 0V X 5V 5V 5V 0V 0 (note 1) high imp high imp 0 (note 2) high imp 0 LIN1,2,3 LIN1,2,3 0 0 0 0 HIN1,2,3 0 0 Note 1: A shoot-through prevention logic prevents LO1,2,3 and HO1,2,3 for each channel from turning on simultaneously. Note 2: UVCC is not latched, when VCC > UVCC, FAULT return to high impedance. Note 3: When ITRIP