
- 6 -
DS3LIM
TXC-20049D-MB
Ed. 3, April 1994
DCK 27 I TTL External Clock: An external 44.736 MHz clock having
a stability of ± 200 ppm (± 20 ppm if the AIS feature is
used), and a duty cycle of 50% ± 5% is required for
DS3 operation. The external clock is used by the
receiver for clock recovery, and by the transmitter for
the transversal filter. If the duty cycle is relaxed, the
transmitted mask may not meet DS3 pulse mask
requirements.
RD2 28 O TTL4mA DS3 Receive Output Data Port 2: Data is clocked
out on positive transitions of RC2. This port is enabled
by placing an active low on the SLCT lead. When this
port is disabled by placing a high on the SLCT or a low
on the RXDIS control leads, the output goes to a high
impedance state.
RD1 29 O TTL4mA DS3 Receive Output Data Port 1: Data is clocked
out on positive transitions of RC1. This port is enabled
by placing an active high on the SLCT lead. When this
port is disabled by placing a low on the SLCT or a low
on the RXDIS control leads, the output goes to a high
impedance state.
TXAIS 30 I TTLr Transmit AIS: An active low placed on this pin dis-
ables the transmit data input, and causes a DS3 alarm
indication signal to be generated and sent as transmit-
ted data on the TXB3Z output. (See Note 2)
RXAIS 31 I CMOSr Receive AIS: An active low placed on this pin dis-
ables receive data, and causes a DS3 alarm indication
signal to be generated and sent on the RD1 or RD2
pins. (See Note 2)
TXLOC 32 O TTL2mA Transmit Loss of Clock: An active low alarm occurs
when the input transmit clock is stuck high or low for a
time exceeding 500 clock cycles. Recovery occurs on
the first clock transition. This alarm lead may be con-
nected to the TXAIS pin for generating a transmit DS3
AIS.
RC1 33 O CMOS8mA DS3 Receive Output Clock Port 1: This port is
enabled by placing an active high on the SLCT lead.
When this port is disabled by placing a low on the
SLCT or a low on the RXDIS control leads, the output
goes to a high impedance state.
RC2 34 O CMOS8mA DS3 Receive Output Clock Port 2: This port is
enabled by placing an active low on the SLCT lead.
When this port is disabled by placing a high on the
SLCT or a low on the RXDIS control leads, the output
goes to a high impedance state.
Symbol Pin No. I/O/P* Type ** Name/Function
Note 2: DS3 AIS is defined as a valid M-frame with proper subframe structure. The data payload is a 1010 ... sequence
starting with a 1 after each overhead bit. Overhead bits are as follows: F0=0, F1=1, M0=0, M1=1; C-bits are set to 0; X-bits
are set to 1; and P-bits are set for valid parity.