Document : Rev. 1 Page 15
VIS VG36128401A
VG36128801A
Preliminary VG36128161A
CMOS Synchronous Dynamic RAM
5.1 Burst Length and Sequence
(Burst of Two)
(Burst of Four)
(Burst of Eight)
Full page burst is an extension of the above tables of Sequential Addressing, with the length being 2048 /
1024 / 512 for 32M x 4 / 16M x 8 / 8M X16 devices, respectively.
Starting Address
(column address A0, binary) Sequential Addressing
Sequence (decimal) Interleave Addressing Sequence (decimal)
00, 1 0, 1
11, 0 1, 0
Starting Address
(column address A1 - A0, binary) Sequential Addressing
Sequence (decimal) Interleave Addressing Sequence (decimal)
00 0, 1, 2, 3 0, 1, 2, 3
01 1, 2, 3, 0 1, 0, 3, 2
10 2, 3, 0, 1 2, 3, 0, 1
11 3, 0, 1, 2 3, 2, 1, 0
Starting Address
(column address A2 - A0, binary) Sequential Addressing
Sequence (decimal) Interleave Addressing Sequence (decimal)
000 0, 1, 2, 3, 4, 5, 6, 7 0, 1, 2, 3, 4, 5, 6, 7
001 1, 2, 3, 4, 5, 6, 7, 0 1, 0, 3, 2, 5, 4, 7, 6
010 2, 3, 4, 5, 6, 7, 0, 1 2, 3, 0, 1, 6, 7, 4, 5
011 3, 4, 5, 6, 7, 0, 1 ,2 3, 2, 1, 0, 7, 6, 5, 4
100 4, 5, 6, 7, 0, 1, 2, 3 4, 5, 6, 7, 0, 1, 2, 3
101 5, 6 ,7, 0, 1, 2, 3, 4 5, 4, 7, 6, 1, 0, 3, 2
110 6, 7 ,0 ,1 ,2 ,3 ,4 ,5 6, 7, 4, 5, 2, 3, 0, 1
111 7, 0, 1, 2, 3, 4, 5, 6 7, 6, 5, 4, 3, 2, 1, 0