NT5CB128M8DN/NT5CB64M16DP
NT5CC128M8DN/NT5CC64M16DP
1Gb DDR3 D-die SDRAM
REV 1.3 CONSUMER DRAM 17
Feb. 2012 © NANYA TECHNOLOGY CORP.
All rights reserved
NANYA TECHNOLOGY CORP. reserves the right to change Products and Specifications without notice.
Burst Length, Type, and Order
Accesses within a given burst may be programmed to sequential or interleaved order. The burst type is selected via bit A3
as shown in the MR0 Definition as above figure. The ordering of access within a burst is determined by the burst length,
burst type, and the starting column address. The burst length is defined by bits A0-A1. Burst lengths options include fix BC4,
fixed BL8, and on the fly which allow BC4 or BL8 to be selected coincident with the registration of a Read or Write
command via A12/BC.
Table 6: Burst Type and Burst Order
Burst
Length
Read
Write
Starting
Column
Address
(A2,A1,A0)
Burst type:
Sequential
(decimal)
A3 = 0
Burst type:
Interleaved
(decimal)
A3 = 1
Note
4
Chop
Read
0 , 0 , 0 0,1,2,3,T,T,T,T 0,1,2,3,T,T,T,T
1,2,3
0 , 0 , 1 1,2,3,0,T,T,T,T 1,0,3,2,T,T,T,T
0 , 1 , 0 2,3,0,1,T,T,T,T 2,3,0,1,T,T,T,T
0 , 1 , 1 3,0,1,2,T,T,T,T 3,2,1,0,T,T,T,T
1 , 0 , 0 4,5,6,7,T,T,T,T 4,5,6,7,T,T,T,T
1 , 0 , 1 5,6,7,4,T,T,T,T 5,4,7,6,T,T,T,T
1 , 1 , 0 6,7,4,5,T,T,T,T 6,7,4,5,T,T,T,T
1 , 1 , 1 7,4,5,6,T,T,T,T 7,6,5,4,T,T,T,T
Write 0 , V , V 0,1,2,3,X,X,X,X 0,1,2,3,X,X,X,X 1,2,4,5
1 , V , V 4,5,6,7,X,X,X,X 4,5,6,7,X,X,X,X
8 Read
0 , 0 , 0 0,1,2,3,4,5,6,7 0,1,2,3,4,5,6,7
2
0 , 0 , 1 1,2,3,0,5,6,7,4 1,0,3,2,5,4,7,6
0 , 1 , 0 2,3,0,1,6,7,4,5 2,3,0,1,6,7,4,5
0 , 1 , 1 3,0,1,2,7,4,5,6 3,2,1,0,7,6,5,4
1 , 0 , 0 4,5,6,7,0,1,2,3 4,5,6,7,0,1,2,3
1 , 0 , 1 5,6,7,4,1,2,3,0 5,4,7,6,1,0,3,2
1 , 1 , 0 6,7,4,5,2,3,0,1 6,7,4,5,2,3,0,1
1 , 1 , 1 7,4,5,6,3,0,1,2 7,6,5,4,3,2,1,0
Write V , V , V 0,1,2,3,4,5,6,7 0,1,2,3,4,5,6,7 2,4
Note:
1. In case of burst length being fixed to 4 by MR0 setting, the internal write operation starts two clock cycles earlier
than the BL8 mode. This means that the starting point for tWR and tWTR will be pulled in by two clocks. In case of
burst length being selected on-the-fly via A12/BC, the internal write operation starts at the same point in time like a
burst of 8 write operation. This means that during on-the-fly control, the starting point for tWR and tWTR will not be
pulled in by two clocks.
2. 0~7 bit number is value of CA [2:0] that causes this bit to be the first read during a burst.
3. T: Output driver for data and strobes are in high impedance.
4. V: a valid logic level (0 or 1), but respective buffer input ignores level on input pins.
5. X: Do not Care.