ASAHI KASE I [AK4114 ]
MS0098-E-04 2004/03
- 13 -
OPERATION OVERV IEW
Non -P CM (AC-3, MPE G, etc.) and DTS-CD Bitstream Detection
Th e AK4 114 has a Non-PC M steam auto-detection function. When the 32bit mode Non-PCM preamble based on Dolby
“AC-3 Dat a Stream in IEC60958 Interface” is detected, the AUTO bi t goes “1”. The 96bit sync code consists of 0x0000,
0x0000, 0x0000, 0x0000, 0xF872 and 0x4E1F. Detection of this pattern will set the AUTO “1”. Once the AUTO is set
“1”, it will remain “1” until 4096 frames pass through the chip without additional sync pattern being detected. When
those preambles are detected, the burst preambles Pc and Pd that follow those sync codes are stored to registers. The
AK4114 also has the DTS-CD bitstream auto-detection functi on. When AK4114 detects DTS-CD bitstreams , DTSCD bit
goes to “1”. When the next sync code does not come within 4096 flames, DTSCD bit goes to “0” until when AK4114
detects the stream ag ain.
192k Hz Cl oc k Recovery
On chip low jitter PLL has a wide lock range with 32kHz to 192kHz and the lock time is less than 20ms. The AK4114
has t he sampl ing frequen c y d etect fun ction. B y eith er t he clock co mpari son ag ains t X’tal oscil lat or or u sing t he chan nel
status, AK4114 detects the sampling frequency (32kHz, 44.1kHz, 48kHz, 88.2kHz, 96kHz, 176.4kHz and 192kHz). Th e
PLL loses lock when t he received sync interval i s incorrect.
Master Clock
Th e AK4114 has t wo clo ck out put s, MCKO1 and M CKO2. These cl ocks ar e deri ved fr om eit her the r ecove red cloc k or
from the X'tal oscillator. The frequencies of the master clock outputs (MCKO1 and MCKO2) are set by OCKS0 and
OCKS1 as shown in Table 1. Th e 512fs clock will not output when 96kHz and 192kHz. The 256fs clock will not output
when 192kHz.
No. OCKS1 OCKS0 MCKO1 MCKO2 X’tal fs (max)
0 0 0 256fs 256fs 256fs 96 kHz
1 0 1 256fs 128fs 256fs 96 kHz
2 1 0 512fs 256fs 512fs 48 kHz
3 1 1 128fs 64fs 128fs 192 kHz
Default
Ta ble 1. Master Clock Frequency Select (Stereo mode)
Clock O peratio n Mo de
The CM0/CM1 pins (or bits) select the clock source and the data source of SDTO. In Mode 2, the clock source is
switched from PLL to X'tal when PLL goes unlock state. In Mode3, the clock source is fixed to X'tal, but PLL is also
operating and the recovered data such as C bits can be monitored. For Mode2 and 3, it is recommended that the
frequency of X’t al is different from the recovered frequency from PLL.
Mode CM1 CM0 UNLOCK PLL X'tal Clock source SDTO
0 0 0 - ON ON(Note) PLL RX
1 0 1 - OFF ON X'tal DAUX
0 ON ON PLL RX
2 1 0 1 ON ON X'tal DAUX
3 1 1 - ON ON X'tal DAUX
Default
ON: Osci l l a tion (Powe r -u p), OFF : STOP (Pow er-d ow n)
Note : When t he X’tal is not us ed as cloc k comparison for fs detect ion (i . e. XTL1 , 0= “1 , 1”) , the X’tal i s off.
Table 2. Clock Oper ation Mode select