STM32L433xx Ultra-low-power ARM(R) Cortex(R)-M4 32-bit MCU+FPU, 100DMIPS, up to 256KB Flash, 64KB SRAM, USB FS, LCD, ext. SMPS Datasheet - production data Features * Ultra-low-power with FlexPowerControl - 1.71 V to 3.6 V power supply - -40 C to 85/105/125 C temperature range - 200 nA in VBAT mode: supply for RTC and 32x32-bit backup registers - 8 nA Shutdown mode (5 wakeup pins) - 28 nA Standby mode (5 wakeup pins) - 280 nA Standby mode with RTC - 1.0 A Stop 2 mode, 1.28 A with RTC - 84 A/MHz run mode (LDO Mode) - 36 A/MHz run mode (@3.3 V SMPS Mode) - Batch acquisition mode (BAM) - 4 s wakeup from Stop mode - Brown out reset (BOR) - Interconnect matrix * Core: ARM(R) 32-bit Cortex(R)-M4 CPU with FPU, Adaptive real-time accelerator (ART AcceleratorTM) allowing 0-wait-state execution from Flash memory, frequency up to 80 MHz, MPU, 100DMIPS and DSP instructions * Performance benchmark - 1.25 DMIPS/MHz (Drystone 2.1) - 273.55 CoreMark(R) (3.42 CoreMark/MHz @ 80 MHz) * Energy benchmark - 253 ULPBench(R) score * Clock Sources - 4 to 48 MHz crystal oscillator - 32 kHz crystal oscillator for RTC (LSE) - Internal 16 MHz factory-trimmed RC (1%) - Internal low-power 32 kHz RC (5%) - Internal multispeed 100 kHz to 48 MHz oscillator, auto-trimmed by LSE (better than 0.25 % accuracy) - Internal 48 MHz with clock recovery - 2 PLLs for system clock, USB, audio, ADC June 2017 This is information on a product in full production. LQFP100 (14x14) LQFP64 (10x10) UFQFPN48 (7x7) UFBGA100 (7x 7) WLCSP64 LQFP48 (7x7) UFBGA64 (5x5) WLCSP49 * Up to 83 fast I/Os, most 5 V-tolerant * RTC with HW calendar, alarms and calibration * LCD 8x 40 or 4x 44 with step-up converter * Up to 21 capacitive sensing channels: support touchkey, linear and rotary touch sensors * 11x timers: 1x 16-bit advanced motor-control, 1x 32-bit and 2x 16-bit general purpose, 2x 16bit basic, 2x low-power 16-bit timers (available in Stop mode), 2x watchdogs, SysTick timer * Memories - Up to 256 KB single bank Flash, proprietary code readout protection - 64 KB of SRAM including 16 KB with hardware parity check - Quad SPI memory interface * Rich analog peripherals (independent supply) - 1x 12-bit ADC 5 Msps, up to 16-bit with hardware oversampling, 200 A/Msps - 2x 12-bit DAC, low-power sample and hold - 1x operational amplifier with built-in PGA - 2x ultra-low-power comparators * 17x communication interfaces - USB 2.0 full-speed crystal less solution with LPM and BCD - 1x SAI (serial audio interface) - 3x I2C FM+(1 Mbit/s), SMBus/PMBus - 4x USARTs (ISO 7816, LIN, IrDA, modem) - 1x LPUART (Stop2 wake-up) - 3x SPIs (4x SPIs with the Quad SPI) - CAN (2.0B Active) and SDMMC interface - SWPMI single wire protocol master I/F - IRTIM (Infrared interface) * 14-channel DMA controller DocID028794 Rev 4 1/224 www.st.com STM32L433xx * True random number generator * Development support: serial wire debug (SWD), JTAG, Embedded Trace MacrocellTM * CRC calculation unit, 96-bit unique ID Table 1. Device summary Reference STM32L433xx 2/224 Part numbers STM32L433CC, STM32L433RC, STM32L433VC, STM32L433CB, STM32L433RB DocID028794 Rev 4 STM32L433xx Contents Contents 1 Introduction . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12 2 Description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13 3 Functional overview . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17 3.1 ARM(R) Cortex(R)-M4 core with FPU . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17 3.2 Adaptive real-time memory accelerator (ART AcceleratorTM) . . . . . . . . . 17 3.3 Memory protection unit . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17 3.4 Embedded Flash memory . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18 3.5 Embedded SRAM . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 19 3.6 Firewall . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 19 3.7 Boot modes . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20 3.8 Cyclic redundancy check calculation unit (CRC) . . . . . . . . . . . . . . . . . . . 20 3.9 Power supply management . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20 3.9.1 Power supply schemes . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20 3.9.2 Power supply supervisor . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 21 3.9.3 Voltage regulator . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 23 3.9.4 Low-power modes . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 23 3.9.5 Reset mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 31 3.9.6 VBAT operation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 31 3.10 Interconnect matrix . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 32 3.11 Clocks and startup . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 34 3.12 General-purpose inputs/outputs (GPIOs) . . . . . . . . . . . . . . . . . . . . . . . . . 37 3.13 Direct memory access controller (DMA) . . . . . . . . . . . . . . . . . . . . . . . . . . 37 3.14 Interrupts and events . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 38 3.15 3.16 3.14.1 Nested vectored interrupt controller (NVIC) . . . . . . . . . . . . . . . . . . . . . . 38 3.14.2 Extended interrupt/event controller (EXTI) . . . . . . . . . . . . . . . . . . . . . . 38 Analog to digital converter (ADC) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 39 3.15.1 Temperature sensor . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 39 3.15.2 Internal voltage reference (VREFINT) . . . . . . . . . . . . . . . . . . . . . . . . . . 40 3.15.3 VBAT battery voltage monitoring . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 40 Digital to analog converter (DAC) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 40 DocID028794 Rev 4 3/224 6 Contents STM32L433xx 3.17 Voltage reference buffer (VREFBUF) . . . . . . . . . . . . . . . . . . . . . . . . . . . . 41 3.18 Comparators (COMP) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 42 3.19 Operational amplifier (OPAMP) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 42 3.20 Touch sensing controller (TSC) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 42 3.21 Liquid crystal display controller (LCD) . . . . . . . . . . . . . . . . . . . . . . . . . . . 43 3.22 Random number generator (RNG) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 43 3.23 Timers and watchdogs . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 44 3.23.1 Advanced-control timer (TIM1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 44 3.23.2 General-purpose timers (TIM2, TIM15, TIM16) . . . . . . . . . . . . . . . . . . . 45 3.23.3 Basic timers (TIM6 and TIM7) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 45 3.23.4 Low-power timer (LPTIM1 and LPTIM2) . . . . . . . . . . . . . . . . . . . . . . . . 45 3.23.5 Infrared interface (IRTIM) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 46 3.23.6 Independent watchdog (IWDG) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 46 3.23.7 System window watchdog (WWDG) . . . . . . . . . . . . . . . . . . . . . . . . . . . 46 3.23.8 SysTick timer . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 46 3.24 Real-time clock (RTC) and backup registers . . . . . . . . . . . . . . . . . . . . . . 47 3.25 Inter-integrated circuit interface (I2C) . . . . . . . . . . . . . . . . . . . . . . . . . . . . 48 3.26 Universal synchronous/asynchronous receiver transmitter (USART) . . . 49 3.27 Low-power universal asynchronous receiver transmitter (LPUART) . . . . 50 3.28 Serial peripheral interface (SPI) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 51 3.29 Serial audio interfaces (SAI) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 51 3.30 Single wire protocol master interface (SWPMI) . . . . . . . . . . . . . . . . . . . . 52 3.31 Controller area network (CAN) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 52 3.32 Secure digital input/output and MultiMediaCards Interface (SDMMC) . . . 53 3.33 Universal serial bus (USB) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 53 3.34 Clock recovery system (CRS) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 54 3.35 Quad SPI memory interface (QUADSPI) . . . . . . . . . . . . . . . . . . . . . . . . . 54 3.36 Development support . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 55 3.36.1 Serial wire JTAG debug port (SWJ-DP) . . . . . . . . . . . . . . . . . . . . . . . . . 55 3.36.2 Embedded Trace MacrocellTM . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 55 4 Pinouts and pin description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 56 5 Memory mapping . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 85 4/224 DocID028794 Rev 4 STM32L433xx 6 Contents Electrical characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 89 6.1 Parameter conditions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 89 6.1.1 Minimum and maximum values . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 89 6.1.2 Typical values . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 89 6.1.3 Typical curves . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 89 6.1.4 Loading capacitor . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 89 6.1.5 Pin input voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 89 6.1.6 Power supply scheme . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 90 6.1.7 Current consumption measurement . . . . . . . . . . . . . . . . . . . . . . . . . . . 91 6.2 Absolute maximum ratings . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 91 6.3 Operating conditions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 94 6.3.1 General operating conditions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 94 6.3.2 Operating conditions at power-up / power-down . . . . . . . . . . . . . . . . . . 95 6.3.3 Embedded reset and power control block characteristics . . . . . . . . . . . 96 6.3.4 Embedded voltage reference . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 98 6.3.5 Supply current characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 100 6.3.6 Wakeup time from low-power modes and voltage scaling transition times . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 126 6.3.7 External clock source characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . 129 6.3.8 Internal clock source characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . 134 6.3.9 PLL characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 141 6.3.10 Flash memory characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 142 6.3.11 EMC characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 143 6.3.12 Electrical sensitivity characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . 144 6.3.13 I/O current injection characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . 145 6.3.14 I/O port characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 146 6.3.15 NRST pin characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 151 6.3.16 Analog switches booster . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 152 6.3.17 Analog-to-Digital converter characteristics . . . . . . . . . . . . . . . . . . . . . 153 6.3.18 Digital-to-Analog converter characteristics . . . . . . . . . . . . . . . . . . . . . 166 6.3.19 Voltage reference buffer characteristics . . . . . . . . . . . . . . . . . . . . . . . . 171 6.3.20 Comparator characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 173 6.3.21 Operational amplifiers characteristics . . . . . . . . . . . . . . . . . . . . . . . . . 174 6.3.22 Temperature sensor characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . 177 6.3.23 VBAT monitoring characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 178 6.3.24 LCD controller characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 179 6.3.25 Timer characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 180 DocID028794 Rev 4 5/224 6 Contents STM32L433xx 6.3.26 7 Communication interfaces characteristics . . . . . . . . . . . . . . . . . . . . . . 181 Package information . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 194 7.1 LQFP100 package information . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 194 7.2 UFBGA100 package information . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 197 7.3 LQFP64 package information . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 200 7.4 UFBGA64 package information . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 202 7.5 WLCSP64 package information . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 205 7.6 WLCSP49 package information . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 208 7.7 LQFP48 package information . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .211 7.8 UFQFPN48 package information . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 214 7.9 Thermal characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 217 7.9.1 Reference document . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 217 7.9.2 Selecting the product temperature range . . . . . . . . . . . . . . . . . . . . . . 218 8 Part numbering . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 220 9 Revision history . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 221 6/224 DocID028794 Rev 4 STM32L433xx List of tables List of tables Table 1. Table 2. Table 3. Table 4. Table 5. Table 6. Table 7. Table 8. Table 9. Table 10. Table 11. Table 12. Table 13. Table 14. Table 15. Table 16. Table 17. Table 18. Table 19. Table 20. Table 21. Table 22. Table 23. Table 24. Table 25. Table 26. Table 27. Table 28. Table 29. Table 30. Table 31. Table 32. Table 33. Table 34. Table 35. Device summary . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2 STM32L433xx family device features and peripheral counts . . . . . . . . . . . . . . . . . . . . . . . 14 Access status versus readout protection level and execution modes. . . . . . . . . . . . . . . . . 18 STM32L433xx modes overview . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 24 Functionalities depending on the working mode. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 29 STM32L433xx peripherals interconnect matrix . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 32 DMA implementation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 37 Temperature sensor calibration values. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 40 Internal voltage reference calibration values . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 40 Timer feature comparison . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 44 I2C implementation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 48 STM32L433xx USART/LPUART features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 49 SAI implementation. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 52 Legend/abbreviations used in the pinout table . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 61 STM32L433xx pin definitions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 61 Alternate function AF0 to AF7 (for AF8 to AF15 see Table 17) . . . . . . . . . . . . . . . . . . . . . 74 Alternate function AF8 to AF15 (for AF0 to AF7 see Table 16) . . . . . . . . . . . . . . . . . . . . . 79 STM32L433xx memory map and peripheral register boundary addresses . . . . . . . . . . . . 86 Voltage characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 91 Current characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 92 Thermal characteristics. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 93 General operating conditions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 94 Operating conditions at power-up / power-down . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 95 Embedded reset and power control block characteristics. . . . . . . . . . . . . . . . . . . . . . . . . . 96 Embedded internal voltage reference . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 98 Current consumption in Run and Low-power run modes, code with data processing running from Flash, ART enable (Cache ON Prefetch OFF) . . . . . . . . . . . . . . . . . . . . . . 101 Current consumption in Run modes, code with data processing running from Flash, ART enable (Cache ON Prefetch OFF) and power supplied by external SMPS (VDD12 = 1.10 V) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 102 Current consumption in Run and Low-power run modes, code with data processing running from Flash, ART disable . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 103 Current consumption in Run modes, code with data processing running from Flash, ART disable and power supplied by external SMPS (VDD12 = 1.10 V). . . . . . . . . . . . . . 104 Current consumption in Run and Low-power run modes, code with data processing running from SRAM1 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 105 Current consumption in Run, code with data processing running from SRAM1 and power supplied by external SMPS (VDD12 = 1.10 V) . . . . . . . . . . . . . . . . . 106 Typical current consumption in Run and Low-power run modes, with different codes running from Flash, ART enable (Cache ON Prefetch OFF) . . . . . . . . . . . . . . . . . . . . . . 107 Typical current consumption in Run, with different codes running from Flash, ART enable (Cache ON Prefetch OFF) and power supplied by external SMPS (VDD12 = 1.10 V) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 107 Typical current consumption in Run, with different codes running from Flash, ART enable (Cache ON Prefetch OFF) and power supplied by external SMPS (VDD12 = 1.05 V) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 108 Typical current consumption in Run and Low-power run modes, with different codes running from Flash, ART disable . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 109 DocID028794 Rev 4 7/224 9 List of tables Table 36. Table 37. Table 38. Table 39. Table 40. Table 41. Table 42. Table 43. Table 44. Table 45. Table 46. Table 47. Table 48. Table 49. Table 50. Table 51. Table 52. Table 53. Table 54. Table 55. Table 56. Table 57. Table 58. Table 59. Table 60. Table 61. Table 62. Table 63. Table 64. Table 65. Table 66. Table 67. Table 68. Table 69. Table 70. Table 71. Table 72. Table 73. Table 74. Table 75. Table 76. Table 77. Table 78. Table 79. Table 80. Table 81. 8/224 STM32L433xx Typical current consumption in Run modes, with different codes running from Flash, ART disable and power supplied by external SMPS (VDD12 = 1.10 V) . . . . . . . . 109 Typical current consumption in Run modes, with different codesrunning from Flash, ART disable and power supplied by external SMPS (VDD12 = 1.05 V) . . . . . . . . 110 Typical current consumption in Run and Low-power run modes, with different codes running from SRAM1 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 110 Typical current consumption in Run, with different codesrunning from SRAM1 and power supplied by external SMPS (VDD12 = 1.10 V) . . . . . . . . . . . . . . . . . 111 Typical current consumption in Run, with different codesrunning from SRAM1 and power supplied by external SMPS (VDD12 = 1.05 V) . . . . . . . . . . . . . . . . . 111 Current consumption in Sleep and Low-power sleep modes, Flash ON . . . . . . . . . . . . . 112 Current consumption in Sleep, Flash ON and power supplied by external SMPS (VDD12 = 1.10 V) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 113 Current consumption in Low-power sleep modes, Flash in power-down . . . . . . . . . . . . . 113 Current consumption in Stop 2 mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 114 Current consumption in Stop 1 mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 116 Current consumption in Stop 0 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 118 Current consumption in Standby mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 119 Current consumption in Shutdown mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 120 Current consumption in VBAT mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 122 Peripheral current consumption . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 124 Low-power mode wakeup timings . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 127 Regulator modes transition times . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 128 Wakeup time using USART/LPUART . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 128 High-speed external user clock characteristics. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 129 Low-speed external user clock characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 130 HSE oscillator characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 131 LSE oscillator characteristics (fLSE = 32.768 kHz) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 132 HSI16 oscillator characteristics. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 134 MSI oscillator characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .136 HSI48 oscillator characteristics. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 139 LSI oscillator characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 140 PLL, PLLSAI1 characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 141 Flash memory characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 142 Flash memory endurance and data retention . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 142 EMS characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 143 EMI characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 144 ESD absolute maximum ratings . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 144 Electrical sensitivities . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 145 I/O current injection susceptibility . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 145 I/O static characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 146 Output voltage characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 148 I/O AC characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 149 NRST pin characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 151 Analog switches booster characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 152 ADC characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 153 Maximum ADC RAIN . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 155 ADC accuracy - limited test conditions 1 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 157 ADC accuracy - limited test conditions 2 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 159 ADC accuracy - limited test conditions 3 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 161 ADC accuracy - limited test conditions 4 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 163 DAC characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 166 DocID028794 Rev 4 STM32L433xx Table 82. Table 83. Table 84. Table 85. Table 86. Table 87. Table 88. Table 89. Table 90. Table 91. Table 92. Table 93. Table 94. Table 95. Table 96. Table 97. Table 98. Table 99. Table 100. Table 101. Table 102. Table 103. Table 104. Table 105. Table 106. Table 107. Table 108. Table 109. Table 110. Table 111. Table 112. Table 113. Table 114. Table 115. Table 116. List of tables DAC accuracy . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 169 VREFBUF characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 171 COMP characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 173 OPAMP characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 174 TS characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 177 VBAT monitoring characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 178 VBAT charging characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 178 LCD controller characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 179 TIMx characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 180 IWDG min/max timeout period at 32 kHz (LSI). . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 180 WWDG min/max timeout value at 80 MHz (PCLK). . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 181 I2C analog filter characteristics. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 181 SPI characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 182 Quad SPI characteristics in SDR mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 185 QUADSPI characteristics in DDR mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 186 SAI characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 188 SD / MMC dynamic characteristics, VDD=2.7 V to 3.6 V . . . . . . . . . . . . . . . . . . . . . . . . . 190 eMMC dynamic characteristics, VDD = 1.71 V to 1.9 V . . . . . . . . . . . . . . . . . . . . . . . . . . 191 USB electrical characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 192 SWPMI electrical characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 192 LQPF100 - 100-pin, 14 x 14 mm low-profile quad flat package mechanical data . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 194 UFBGA100 - 100-ball, 7 x 7 mm, 0.50 mm pitch, ultra fine pitch ball grid array package mechanical data . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 197 UFBGA100 recommended PCB design rules (0.5 mm pitch BGA) . . . . . . . . . . . . . . . . . 198 LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat package mechanical data . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 200 UFBGA64 - 64-ball, 5 x 5 mm, 0.5 mm pitch ultra profile fine pitch ball grid array package mechanical data . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 203 UFBGA64 recommended PCB design rules (0.5 mm pitch BGA) . . . . . . . . . . . . . . . . . . 203 WLCSP64 - 64-ball, 3.141 x 3.127 mm, 0.35 mm pitch wafer level chip scale package mechanical data . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 205 WLCSP64 recommended PCB design rules (0.35 mm pitch) . . . . . . . . . . . . . . . . . . . . . 206 WLCSP49 - 49-ball, 3.141 x 3.127 mm, 0.4 mm pitch wafer level chip scale package mechanical data . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 209 WLCSP49 recommended PCB design rules (0.4 mm pitch) . . . . . . . . . . . . . . . . . . . . . . 210 LQFP48 - 48-pin, 7 x 7 mm low-profile quad flat package mechanical data . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 212 UFQFPN48 - 48-lead, 7x7 mm, 0.5 mm pitch, ultra thin fine pitch quad flat package mechanical data . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 215 Package thermal characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 217 STM32L433xx ordering information scheme . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 220 Document revision history . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 221 DocID028794 Rev 4 9/224 9 List of figures STM32L433xx List of figures Figure 1. Figure 2. Figure 3. Figure 4. Figure 5. Figure 6. Figure 7. Figure 8. Figure 9. Figure 10. Figure 11. Figure 12. Figure 13. Figure 14. Figure 15. Figure 16. Figure 17. Figure 18. Figure 19. Figure 20. Figure 21. Figure 22. Figure 23. Figure 24. Figure 25. Figure 26. Figure 27. Figure 28. Figure 29. Figure 30. Figure 31. Figure 32. Figure 33. Figure 34. Figure 35. Figure 36. Figure 37. Figure 38. Figure 39. Figure 40. Figure 41. Figure 42. Figure 43. Figure 44. Figure 45. 10/224 STM32L433xx block diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16 Power supply overview . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 21 Clock tree . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 36 Voltage reference buffer . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 41 STM32L433Vx LQFP100 pinout(1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 56 STM32L433Vx UFBGA100 ballout(1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 57 STM32L433Rx LQFP64 pinout(1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 57 STM32L433Rx, external SMPS device, LQFP64 pinout(1) . . . . . . . . . . . . . . . . . . . . . . . . . 58 STM32L433Rx UFBGA64 ballout(1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 58 STM32L433Rx WLCSP64 pinout(1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 59 STM32L433Cx WLCSP49 pinout(1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 59 STM32L433Cx LQFP48 pinout(1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 60 STM32L433Cx UFQFPN48 pinout(1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 60 STM32L433xx memory map. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 85 Pin loading conditions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 89 Pin input voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 89 Power supply scheme. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 90 Current consumption measurement scheme with and without external SMPS power supply . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 91 VREFINT versus temperature . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 99 High-speed external clock source AC timing diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . 129 Low-speed external clock source AC timing diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . 130 Typical application with an 8 MHz crystal . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 132 Typical application with a 32.768 kHz crystal . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 133 HSI16 frequency versus temperature . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 135 Typical current consumption versus MSI frequency . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 139 HSI48 frequency versus temperature . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 140 I/O input characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 147 I/O AC characteristics definition(1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 151 Recommended NRST pin protection . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 152 ADC accuracy characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 164 Typical connection diagram using the ADC . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 165 12-bit buffered / non-buffered DAC. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 168 SPI timing diagram - slave mode and CPHA = 0 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 183 SPI timing diagram - slave mode and CPHA = 1 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 184 SPI timing diagram - master mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 184 Quad SPI timing diagram - SDR mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 187 Quad SPI timing diagram - DDR mode. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 187 SAI master timing waveforms . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 189 SAI slave timing waveforms . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 190 SDIO high-speed mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 191 SD default mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 192 LQFP100 - 100-pin, 14 x 14 mm low-profile quad flat package outline . . . . . . . . . . . . . . 194 LQFP100 - 100-pin, 14 x 14 mm low-profile quad flat recommended footprint . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 195 LQFP100 marking (package top view) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 196 UFBGA100 - 100-ball, 7 x 7 mm, 0.50 mm pitch, ultra fine pitch ball grid array package outline . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 197 DocID028794 Rev 4 STM32L433xx Figure 46. Figure 47. Figure 48. Figure 49. Figure 50. Figure 51. Figure 52. Figure 53. Figure 54. Figure 55. Figure 56. Figure 57. Figure 58. Figure 59. Figure 60. Figure 61. Figure 62. Figure 63. Figure 64. Figure 65. Figure 66. List of figures UFBGA100 - 100-ball, 7 x 7 mm, 0.50 mm pitch, ultra fine pitch ball grid array package recommended footprint . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 198 UFBGA100 marking (package top view) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 199 LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat package outline . . . . . . . . . . . . . . . . 200 LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat package recommended footprint . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 201 LQFP64 marking (package top view) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 202 UFBGA64 - 64-ball, 5 x 5 mm, 0.5 mm pitch ultra profile fine pitch ball grid array package outline . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 202 UFBGA64 - 64-ball, 5 x 5 mm, 0.5 mm pitch ultra profile fine pitch ball grid array package recommended footprint . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 203 UFBGA64 marking (package top view) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 204 WLCSP64 - 64-ball, 3.141 x 3.127 mm, 0.35 mm pitch wafer level chip scale package outline. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 205 WLCSP64 - 64-ball, 3.141 x 3.127 mm, 0.35 mm pitch wafer level chip scale package recommended footprint . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 206 WLCSP64 marking (package top view) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 207 WLCSP49 - 49-ball, 3.141 x 3.127 mm, 0.4 mm pitch wafer level chip scale package outline. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 208 WLCSP49 - 49-ball, 3.141 x 3.127 mm, 0.4 mm pitch wafer level chip scale package recommended footprint . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 209 WLCSP49 marking (package top view) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 210 LQFP48 - 48-pin, 7 x 7 mm low-profile quad flat package outline . . . . . . . . . . . . . . . . . . 211 LQFP48 - 48-pin, 7 x 7 mm low-profile quad flat package recommended footprint . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 213 LQFP48 marking (package top view) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 213 UFQFPN48 - 48-lead, 7x7 mm, 0.5 mm pitch, ultra thin fine pitch quad flat package outline. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 214 UFQFPN48 - 48-lead, 7x7 mm, 0.5 mm pitch, ultra thin fine pitch quad flat package recommended footprint . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 215 UFQFPN48 marking (package top view) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 216 LQFP64 PD max vs. TA . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 219 DocID028794 Rev 4 11/224 11 Introduction 1 STM32L433xx Introduction This datasheet provides the ordering information and mechanical device characteristics of the STM32L433xx microcontrollers. This document should be read in conjunction with the STM32L43xxx/44xxx/45xxx/46xxx reference manual (RM0394). The reference manual is available from the STMicroelectronics website www.st.com. For information on the ARM(R) Cortex(R)-M4 core, please refer to the Cortex(R)-M4 Technical Reference Manual, available from the www.arm.com website. 12/224 DocID028794 Rev 4 STM32L433xx 2 Description Description The STM32L433xx devices are the ultra-low-power microcontrollers based on the highperformance ARM(R) Cortex(R)-M4 32-bit RISC core operating at a frequency of up to 80 MHz. The Cortex-M4 core features a Floating point unit (FPU) single precision which supports all ARM single-precision data-processing instructions and data types. It also implements a full set of DSP instructions and a memory protection unit (MPU) which enhances application security. The STM32L433xx devices embed high-speed memories ( Flash memory up to 256 Kbyte, 64 Kbyte of SRAM), a Quad SPI flash memories interface (available on all packages) and an extensive range of enhanced I/Os and peripherals connected to two APB buses, two AHB buses and a 32-bit multi-AHB bus matrix. The STM32L433xx devices embed several protection mechanisms for embedded Flash memory and SRAM: readout protection, write protection, proprietary code readout protection and Firewall. The devices offer a fast 12-bit ADC (5 Msps), two comparators, one operational amplifier, two DAC channels, an internal voltage reference buffer, a low-power RTC, one generalpurpose 32-bit timer, one 16-bit PWM timer dedicated to motor control, four general-purpose 16-bit timers, and two 16-bit low-power timers. In addition, up to 21 capacitive sensing channels are available. The devices also embed an integrated LCD driver 8x40 or 4x44, with internal step-up converter. They also feature standard and advanced communication interfaces. * Three I2Cs * Three SPIs * Three USARTs and one Low-Power UART. * One SAI (Serial Audio Interfaces) * One SDMMC * One CAN * One USB full-speed device crystal less * One SWPMI (Single Wire Protocol Master Interface) The STM32L433xx operates in the -40 to +85 C (+105 C junction), -40 to +105 C (+125 C junction) and -40 to +125 C (+130 C junction) temperature ranges from a 1.71 to 3.6 V VDD power supply when using internal LDO regulator and a 1.05 to 1.32V VDD12 power supply when using external SMPS supply. A comprehensive set of power-saving modes allows the design of low-power applications. Some independent power supplies are supported: analog independent supply input for ADC, DAC, OPAMP and comparators, and 3.3 V dedicated supply input for USB. A VBAT input allows to backup the RTC and backup registers. Dedicated VDD12 power supplies can be used to bypass the internal LDO regulator when connected to an external SMPS. The STM32L433xx family offers eight packages from 48 to 100-pin packages. DocID028794 Rev 4 13/224 55 Description STM32L433xx Table 2. STM32L433xx family device features and peripheral counts Peripheral Flash memory STM32L433Vx 256KB STM32L433Rx 128KB 256KB SRAM 128KB 256KB 64KB Quad SPI Timers Yes Advanced control 1 (16-bit) General purpose 2 (16-bit) 1 (32-bit) Basic 2 (16-bit) Low -power 2 (16-bit) SysTick timer 1 Watchdog timers (independent, window) 2 SPI 3 I2C 3 USART LPUART 3 1 Comm. SAI interfaces CAN 1 1 USB FS Yes Yes(1) SDMMC No SWPMI Yes RTC Yes Tamper pins 3 2 2 LCD COM x SEG Yes 8x40 or 4x44 Yes 8x28(2) or 4x32(2) Yes 4x19 Random generator (3) Yes GPIOs Wakeup pins 83 5 52 4(1) 38 or 39(4) 3 Capacitive sensing Number of channels 21 12 6 12-bit ADC Number of channels 1 16 1 16(1) 1 10 12-bit DAC channels Internal voltage reference buffer 2 No Yes Analog comparator 14/224 STM32L433Cx 2 DocID028794 Rev 4 STM32L433xx Description Table 2. STM32L433xx family device features and peripheral counts (continued) Peripheral STM32L433Vx STM32L433Rx Operational amplifiers 1 Max. CPU frequency 80 MHz Operating voltage (VDD) 1.71 to 3.6 V Operating voltage (VDD12) 1.05 to 1.32 V Ambient operating temperature: -40 to 85 C / -40 to 105 C / -40 to 125 C Junction temperature: -40 to 105 C / -40 to 125 C / -40 to 130 C Operating temperature Packages 1. STM32L433Cx LQFP100 UFBGA100 WLCSP64 LQFP64 UFBGA64 WLCSP49 LQFP48 UFQFPN48 WKUP5, ADC1_IN14 and SDMMC interface are not supported by 64-pin packages with SMPS option. 2. In case external SMPS package type is used, 2 GPIO's are replaced by VDD12 pins to connect the SMPS power supplies hence reducing the number of LCD elements to 7x27 or 4x30. 3. In case external SMPS package type is used, 2 GPIO's are replaced by VDD12 pins to connect the SMPS power supplies hence reducing the number of available GPIO's by 2. 4. For WLCSP49 package. DocID028794 Rev 4 15/224 55 Description STM32L433xx Figure 1. STM32L433xx block diagram '>@ '>@ &/. &/. &6 1-7567-7', -7&.6:&/. 4XDG63,PHPRU\LQWHUIDFH -7$* 6: 038 (70 19,& -7'26:'-7'2 75$&(&/. '%86 75$&('>@ $50&RUWH[0 0+] )38 ,%86 $57 $&&(/ &$&+( 51* )ODVK XSWR .% $+%EXVPDWUL[ 6%86 65$0.% 65$0.% 9'' $+%0+] '0$ 3RZHUPDQDJHPHQW 9ROWDJH UHJXODWRU WR9 9'' WR9 966 '0$ #9'' #9'' *URXSVRI FKDQQHOVPD[DV$) 5&+6, 7RXFKVHQVLQJFRQWUROOHU 6XSSO\ UHVHW 06, VXSHUYLVLRQ 9''86% ,QW %25 9''$966$ 5&/6, 3$>@ 9''9661567 *3,23257$ *3,23257% 3&>@ *3,23257& 3'>@ *3,23257' 3(>@ *3,23257( 3// $+%0+] 3%>@ 39'390 #9'' +6, 26&B,1 ;7$/26& 26&B287 0+] ,:'* 9%$7 WR9 6WDQGE\ 3+>@ 3+>@ LQWHUIDFH 5HVHW FORFN 0 $1 $*7 FRQWURO #9%$7 *3,23257+ ;7$/N+] 3&/.[ )&/. +&/.[ 57& 26&B,1 26&B287 57&B76 $:8 %DFNXSUHJLVWHU 57&B7$03[ 57&B287 #9'' 7,0 8 67HPSHUDWXUHVHQVRU $5 7 0 % S V E &5& FKDQQHOV(75DV$) ),)2 #9''$ $'& H[WHUQDODQDORJLQSXWV 86%)6 3+< #9''86% '3 '0 12( ,7) &56B6<1& &56 #9''$ 95() 95()%XIIHU $+%$3% $+%$3% 86$57 $) VPFDUG ,U'$ 5;7;&.&76576DV$) (;7,7:.83 '>@ &0'&.DV$) 6',200& ),)2 86$57 FRPSOFKDQQHOV 7,0B&+>@1 FKDQQHOV 7,0B&+>@ (75%.,1%.,1DV$) 7,03:0 E VPFDUG 5;7;&.&76576DV$) ,U'$ 63, 026,0,626&.166DV$) 63, 026,0,626&.166DV$) ,&60%86 6&/6'$60%$DV$) FKDQQHO FRPSOFKDQQHO%.,1DV$) 7,0 E 5;7;&.&76 576DV$) VPFDUG ,U'$ 63, 6$, 7,0 E 7,0 E $ 30 % +] 026,0,62 6&.166DV$) #9''$ ,13,10287 ,13,10287 6&/6'$60%$DV$) ,&60%86 6&/6'$60%$DV$) E[&$1 86$57 0&/.B$6'B$)6B$6&.B$(;7&/. 0&/.B%6'B%)6B%6&.B%DV$) ,&60%86 # 9''$ &203 '$& &203 ,7) ),)2 E 7;5;DV$) #9''$ 9/&' 7,0 $3% 0 +] $3%0+] PD[ FKDQQHOV FRPSOFKDQQHO%.,1DV$) $3%0+] ::'* 2S$PS 92879,109,13 /&'%RRVWHU 9/&' 9WR9 /&'[ 6(*[&20[DV$) /38$57 5;7;&76576DV$) 6:30, ,2 5;7;6863(1'DV$) /37,0 ,1,1287(75DV$) /37,0 ,1287(75DV$) '$& ),5(:$// 287 Note: 16/224 287 AF: alternate function on I/O pins. DocID028794 Rev 4 06Y9 STM32L433xx Functional overview 3 Functional overview 3.1 ARM(R) Cortex(R)-M4 core with FPU The ARM(R) Cortex(R)-M4 with FPU processor is the latest generation of ARM processors for embedded systems. It was developed to provide a low-cost platform that meets the needs of MCU implementation, with a reduced pin count and low-power consumption, while delivering outstanding computational performance and an advanced response to interrupts. The ARM(R) Cortex(R)-M4 with FPU 32-bit RISC processor features exceptional codeefficiency, delivering the high-performance expected from an ARM core in the memory size usually associated with 8- and 16-bit devices. The processor supports a set of DSP instructions which allow efficient signal processing and complex algorithm execution. Its single precision FPU speeds up software development by using metalanguage development tools, while avoiding saturation. With its embedded ARM core, the STM32L433xx family is compatible with all ARM tools and software. Figure 1 shows the general block diagram of the STM32L433xx family devices. 3.2 Adaptive real-time memory accelerator (ART AcceleratorTM) The ART AcceleratorTM is a memory accelerator which is optimized for STM32 industrystandard ARM(R) Cortex(R)-M4 processors. It balances the inherent performance advantage of the ARM(R) Cortex(R)-M4 over Flash memory technologies, which normally requires the processor to wait for the Flash memory at higher frequencies. To release the processor near 100 DMIPS performance at 80MHz, the accelerator implements an instruction prefetch queue and branch cache, which increases program execution speed from the 64-bit Flash memory. Based on CoreMark benchmark, the performance achieved thanks to the ART accelerator is equivalent to 0 wait state program execution from Flash memory at a CPU frequency up to 80 MHz. 3.3 Memory protection unit The memory protection unit (MPU) is used to manage the CPU accesses to memory to prevent one task to accidentally corrupt the memory or resources used by any other active task. This memory area is organized into up to 8 protected areas that can in turn be divided up into 8 subareas. The protection area sizes are between 32 bytes and the whole 4 gigabytes of addressable memory. The MPU is especially helpful for applications where some critical or certified code has to be protected against the misbehavior of other tasks. It is usually managed by an RTOS (realtime operating system). If a program accesses a memory location that is prohibited by the MPU, the RTOS can detect it and take action. In an RTOS environment, the kernel can dynamically update the MPU area setting, based on the process to be executed. The MPU is optional and can be bypassed for applications that do not need it. DocID028794 Rev 4 17/224 55 Functional overview 3.4 STM32L433xx Embedded Flash memory STM32L433xx devices feature up to 256 Kbyte of embedded Flash memory available for storing programs and data in single bank architecture. The Flash memory contains 128 pages of 2 Kbyte. Flexible protections can be configured thanks to option bytes: * Readout protection (RDP) to protect the whole memory. Three levels are available: - Level 0: no readout protection - Level 1: memory readout protection: the Flash memory cannot be read from or written to if either debug features are connected, boot in RAM or bootloader is selected - Level 2: chip readout protection: debug features (Cortex-M4 JTAG and serial wire), boot in RAM and bootloader selection are disabled (JTAG fuse). This selection is irreversible. Table 3. Access status versus readout protection level and execution modes Area Debug, boot from RAM or boot from system memory (loader) User execution Protection level Read Write Erase Read Write Erase Main memory 1 Yes Yes Yes No No No 2 Yes Yes Yes N/A N/A N/A System memory 1 Yes No No Yes No No 2 Yes No No N/A N/A N/A Option bytes 1 Yes Yes Yes Yes Yes Yes 2 Yes No No N/A N/A N/A No No N/A(1) Backup registers SRAM2 N/A (1) 1 Yes Yes 2 Yes Yes N/A N/A N/A N/A 1 Yes Yes Yes(1) No No No(1) 2 Yes Yes Yes N/A N/A N/A 1. Erased when RDP change from Level 1 to Level 0. 18/224 * Write protection (WRP): the protected area is protected against erasing and programming. Two areas can be selected, with 2-Kbyte granularity. * Proprietary code readout protection (PCROP): a part of the flash memory can be protected against read and write from third parties. The protected area is execute-only: it can only be reached by the STM32 CPU, as an instruction code, while all other accesses (DMA, debug and CPU data read, write and erase) are strictly prohibited. The PCROP area granularity is 64-bit wide. An additional option bit (PCROP_RDP) allows to select if the PCROP area is erased or not when the RDP protection is changed from Level 1 to Level 0. DocID028794 Rev 4 STM32L433xx Functional overview The whole non-volatile memory embeds the error correction code (ECC) feature supporting: 3.5 * single error detection and correction * double error detection. * The address of the ECC fail can be read in the ECC register Embedded SRAM STM32L433xx devices feature 64 Kbyte of embedded SRAM. This SRAM is split into two blocks: * 48 Kbyte mapped at address 0x2000 0000 (SRAM1) * 16 Kbyte located at address 0x1000 0000 with hardware parity check (SRAM2). This memory is also mapped at address 0x2000 C000, offering a contiguous address space with the SRAM1 (16 Kbyte aliased by bit band) This block is accessed through the ICode/DCode buses for maximum performance. These 16 Kbyte SRAM can also be retained in Standby mode. The SRAM2 can be write-protected with 1 Kbyte granularity. The memory can be accessed in read/write at CPU clock speed with 0 wait states. 3.6 Firewall The device embeds a Firewall which protects code sensitive and secure data from any access performed by a code executed outside of the protected areas. Each illegal access generates a reset which kills immediately the detected intrusion. The Firewall main features are the following: * Three segments can be protected and defined thanks to the Firewall registers: - Code segment (located in Flash or SRAM1 if defined as executable protected area) - Non-volatile data segment (located in Flash) - Volatile data segment (located in SRAM1) * The start address and the length of each segments are configurable: - code segment: up to 1024 Kbyte with granularity of 256 bytes - Non-volatile data segment: up to 1024 Kbyte with granularity of 256 bytes - Volatile data segment: up to 48 Kbyte with a granularity of 64 bytes * Specific mechanism implemented to open the Firewall to get access to the protected areas (call gate entry sequence) * Volatile data segment can be shared or not with the non-protected code * Volatile data segment can be executed or not depending on the Firewall configuration The Flash readout protection must be set to level 2 in order to reach the expected level of protection. DocID028794 Rev 4 19/224 55 Functional overview 3.7 STM32L433xx Boot modes At startup, BOOT0 pin or nSWBOOT0 option bit, and BOOT1 option bit are used to select one of three boot options: * Boot from user Flash * Boot from system memory * Boot from embedded SRAM BOOT0 value may come from the PH3-BOOT0 pin or from an option bit depending on the value of a user option bit to free the GPIO pad if needed. A Flash empty check mechanism is implemented to force the boot from system flash if the first flash memory location is not programmed and if the boot selection is configured to boot from main flash. The boot loader is located in system memory. It is used to reprogram the Flash memory by using USART, I2C, SPI, CAN or USB FS in Device mode through DFU (device firmware upgrade). 3.8 Cyclic redundancy check calculation unit (CRC) The CRC (cyclic redundancy check) calculation unit is used to get a CRC code using a configurable generator polynomial value and size. Among other applications, CRC-based techniques are used to verify data transmission or storage integrity. In the scope of the EN/IEC 60335-1 standard, they offer a means of verifying the Flash memory integrity. The CRC calculation unit helps compute a signature of the software during runtime, to be compared with a reference signature generated at linktime and stored at a given memory location. 3.9 Power supply management 3.9.1 Power supply schemes 20/224 * VDD = 1.71 to 3.6 V: external power supply for I/Os (VDDIO1), the internal regulator and the system analog such as reset, power management and internal clocks. It is provided externally through VDD pins. * VDD12 = 1.05 to 1.32 V: external power supply bypassing internal regulator when connected to an external SMPS. It is provided externally through VDD12 pins and only available on packages with the external SMPS supply option. VDD12 does not require any external decoupling capacitance and cannot support any external load. * VDDA = 1.62 V (ADCs/COMPs) / 1.8 (DACs/OPAMP) to 3.6 V: external analog power supply for ADCs, DACs, OPAMPs, Comparators and Voltage reference buffer. The VDDA voltage level is independent from the VDD voltage. * VDDUSB = 3.0 to 3.6 V: external independent power supply for USB transceivers. The VDDUSB voltage level is independent from the VDD voltage. * VLCD = 2.5 to 3.6 V: the LCD controller can be powered either externally through VLCD pin, or internally from an internal voltage generated by the embedded step-up converter. DocID028794 Rev 4 STM32L433xx * Functional overview VBAT = 1.55 to 3.6 V: power supply for RTC, external clock 32 kHz oscillator and backup registers (through power switch) when VDD is not present. Note: When the functions supplied by VDDA or VDDUSB are not used, these supplies should preferably be shorted to VDD. Note: If these supplies are tied to ground, the I/Os supplied by these power supplies are not 5 V tolerant (refer to Table 19: Voltage characteristics). Note: VDDIOx is the I/Os general purpose digital functions supply. VDDIOx represents VDDIO1, with VDDIO1 = VDD. Figure 2. Power supply overview 9''$GRPDLQ 9''$ 966$ $'FRQYHUWHUV &RPSDUDWRUV '$FRQYHUWHUV 2SHUDWLRQDODPSOLILHUV 9ROWDJHUHIHUHQFHEXIIHU 9/&' /&' 9''86% 966 86%WUDQVFHLYHUV 9''GRPDLQ 9'' 9'',2 ,2ULQJ 5HVHWEORFN 7HPSVHQVRU 3//+6,06,+6, 966 6WDQGE\FLUFXLWU\ :DNHXSORJLF,:'* 9ROWDJHUHJXODWRU 9&25( 9&25(GRPDLQ &RUH 0HPRULHV 'LJLWDOSHULSKHUDOV 9'' /RZYROWDJHGHWHFWRU %DFNXSGRPDLQ 9%$7 /6(FU\VWDO.RVF %.3UHJLVWHUV 5&&%'&5UHJLVWHU 57& 06Y9 3.9.2 Power supply supervisor The device has an integrated ultra-low-power brown-out reset (BOR) active in all modes except Shutdown and ensuring proper operation after power-on and during power down. The device remains in reset mode when the monitored supply voltage VDD is below a specified threshold, without the need for an external reset circuit. The lowest BOR level is 1.71V at power on, and other higher thresholds can be selected through option bytes.The device features an embedded programmable voltage detector DocID028794 Rev 4 21/224 55 Functional overview STM32L433xx (PVD) that monitors the VDD power supply and compares it to the VPVD threshold. An interrupt can be generated when VDD drops below the VPVD threshold and/or when VDD is higher than the VPVD threshold. The interrupt service routine can then generate a warning message and/or put the MCU into a safe state. The PVD is enabled by software. In addition, the device embeds a Peripheral Voltage Monitor which compares the independent supply voltages VDDA, VDDUSB with a fixed threshold in order to ensure that the peripheral is in its functional supply range. 22/224 DocID028794 Rev 4 STM32L433xx 3.9.3 Functional overview Voltage regulator Two embedded linear voltage regulators supply most of the digital circuitries: the main regulator (MR) and the low-power regulator (LPR). * The MR is used in the Run and Sleep modes and in the Stop 0 mode. * The LPR is used in Low-Power Run, Low-Power Sleep, Stop 1 and Stop 2 modes. It is also used to supply the 16 Kbyte SRAM2 in Standby with SRAM2 retention. * Both regulators are in power-down in Standby and Shutdown modes: the regulator output is in high impedance, and the kernel circuitry is powered down thus inducing zero consumption. The ultralow-power STM32L433xx supports dynamic voltage scaling to optimize its power consumption in run mode. The voltage from the Main Regulator that supplies the logic (VCORE) can be adjusted according to the system's maximum operating frequency. There are two power consumption ranges: * Range 1 with the CPU running at up to 80 MHz. * Range 2 with a maximum CPU frequency of 26 MHz. All peripheral clocks are also limited to 26 MHz. The VCORE can be supplied by the low-power regulator, the main regulator being switched off. The system is then in Low-power run mode. * Low-power run mode with the CPU running at up to 2 MHz. Peripherals with independent clock can be clocked by HSI16. When the MR is in use, the STM32L433xx with the external SMPS option allows to force an external VCORE supply on the VDD12 supply pins. When VDD12 is forced by an external source and is higher than the output of the internal LDO, the current is taken from this external supply and the overall power efficiency is significantly improved if using an external step down DC/DC converter. 3.9.4 Low-power modes The ultra-low-power STM32L433xx supports seven low-power modes to achieve the best compromise between low-power consumption, short startup time, available peripherals and available wakeup sources. DocID028794 Rev 4 23/224 55 Mode Regulator(1) CPU Flash SRAM Clocks MR range 1 Run SMPS range 2 High MR range2 LPR Yes ON(4) ON Any Yes ON(4) ON Any except PLL SMPS range 2 High DocID028794 Rev 4 MR range2 No ON(4) ON(7) LPR No ON(4) ON(7) No ON 84 A/MHz N/A 94 A/MHz to Range 1: 4 s to Range 2: 64 s 10 A/MHz(5) 26 A/MHz 6 cycles 11 A/MHz(6) Any except PLL All except USB_FS, RNG Any interrupt or event LSE LSI BOR, PVD, PVM RTC, LCD, IWDG COMPx (x=1,2) DACx (x=1,2) OPAMPx (x=1) USARTx (x=1...3)(9) LPUART1(9) I2Cx (x=1...3)(10) LPTIMx (x=1,2) *** All other peripherals are frozen. Reset pin, all I/Os BOR, PVD, PVM RTC, LCD, IWDG COMPx (x=1..2) USARTx (x=1...3)(9) LPUART1(9) I2Cx (x=1...3)(10) LPTIMx (x=1,2) USB_FS(11) SWPMI1(12) 29 A/MHz 6 cycles TBD 2.4 s in SRAM 4.1 s in Flash 108 A STM32L433xx MR Range 2(8) OFF 35 A/MHz(5) 28 A/MHz All except USB_FS, RNG MR Range 1(8) Stop 0 N/A Any interrupt or event Any Wakeup time 36 A/MHz(6) All SMPS range 2 Low LPSleep N/A All except USB_FS, RNG Consumption(3) 97 A/MHz All except USB_FS, RNG MR range 1 Sleep Wakeup source All SMPS range 2 Low LPRun DMA & Peripherals(2) Functional overview 24/224 Table 4. STM32L433xx modes overview Mode Stop 1 DocID028794 Rev 4 Stop 2 Regulator LPR LPR CPU No No DMA & Peripherals(2) Wakeup source Consumption(3) Wakeup time LSE LSI BOR, PVD, PVM RTC, LCD, IWDG COMPx (x=1,2) DACx (x=1,2) OPAMPx (x=1) USARTx (x=1...3)(9) LPUART1(9) I2Cx (x=1...3)(10) LPTIMx (x=1,2) *** All other peripherals are frozen. Reset pin, all I/Os BOR, PVD, PVM RTC, LCD, IWDG COMPx (x=1..2) USARTx (x=1...3)(9) LPUART1(9) I2Cx (x=1...3)(10) LPTIMx (x=1,2) USB_FS(11) SWPMI1(12) 4.34 A w/o RTC 4.63 A w RTC 6.3 s in SRAM 7.8 s in Flash LSE LSI BOR, PVD, PVM RTC, LCD, IWDG COMPx (x=1..2) I2C3(10) LPUART1(9) LPTIM1 *** All other peripherals are frozen. Reset pin, all I/Os BOR, PVD, PVM RTC, LCD, IWDG COMPx (x=1..2) I2C3(10) LPUART1(9) LPTIM1 1.3 A w/o RTC 1.4 A w/RTC 6.8 s in SRAM 8.2 s in Flash Flash SRAM Clocks Off Off ON ON STM32L433xx Table 4. STM32L433xx modes overview (continued) (1) Functional overview 25/224 Mode Regulator CPU Flash SRAM Clocks Standby OFF Shutdown OFF Power ed Off Power ed Off Off Off Power ed Off DocID028794 Rev 4 Power ed Off Wakeup source Consumption(3) Wakeup time 0.20 A w/o RTC 0.46 A w/ RTC LSE LSI BOR, RTC, IWDG *** All other peripherals are powered off. *** I/O configuration can be floating, pull-up or pull-down Reset pin 5 I/Os (WKUPx)(13) BOR, RTC, IWDG LSE RTC *** All other peripherals are powered off. *** I/O configuration can be floating, pull-up or pulldown(14) Reset pin 5 I/Os (WKUPx)(14) RTC SRAM 2 ON LPR DMA & Peripherals(2) 0.03 A w/o RTC 0.29 A w/ RTC 0.01 A w/o RTC 0.20 A w/ RTC 12.2 s Functional overview 26/224 Table 4. STM32L433xx modes overview (continued) (1) 262 s 1. LPR means Main regulator is OFF and Low-power regulator is ON. 2. All peripherals can be active or clock gated to save power consumption. 3. Typical current at VDD = 1.8 V, 25C. Consumptions values provided running from SRAM, Flash memory Off, 80 MHz in Range 1, 26 MHz in Range 2, 2 MHz in LPRun/LPSleep. 4. The Flash memory can be put in power-down and its clock can be gated off when executing from SRAM. 5. Theoretical value based on VDD = 3.3 V, DC/DC Efficiency of 85%, VCORE = 1.10 V 6. Theoretical value based on VDD = 3.3 V, DC/DC Efficiency of 85%, VCORE = 1.05 V 7. The SRAM1 and SRAM2 clocks can be gated on or off independently. 8. SMPS mode can be used in STOP0 Mode, but no significant power gain can be expected. 9. U(S)ART and LPUART reception is functional in Stop mode, and generates a wakeup interrupt on Start, address match or received frame event. 10. I2C address detection is functional in Stop mode, and generates a wakeup interrupt in case of address match. 11. USB_FS wakeup by resume from suspend and attach detection protocol event. 13. The I/Os with wakeup from Standby/Shutdown capability are: PA0, PC13, PE6, PA2, PC5. 14. I/Os can be configured with internal pull-up, pull-down or floating in Shutdown mode but the configuration is lost when exiting the Shutdown mode. STM32L433xx 12. SWPMI1 wakeup by resume from suspend. STM32L433xx Functional overview By default, the microcontroller is in Run mode after a system or a power Reset. It is up to the user to select one of the low-power modes described below: * Sleep mode In Sleep mode, only the CPU is stopped. All peripherals continue to operate and can wake up the CPU when an interrupt/event occurs. * Low-power run mode This mode is achieved with VCORE supplied by the low-power regulator to minimize the regulator's operating current. The code can be executed from SRAM or from Flash, and the CPU frequency is limited to 2 MHz. The peripherals with independent clock can be clocked by HSI16. * Low-power sleep mode This mode is entered from the low-power run mode. Only the CPU clock is stopped. When wakeup is triggered by an event or an interrupt, the system reverts to the lowpower run mode. * Stop 0, Stop 1 and Stop 2 modes Stop mode achieves the lowest power consumption while retaining the content of SRAM and registers. All clocks in the VCORE domain are stopped, the PLL, the MSI RC, the HSI16 RC and the HSE crystal oscillators are disabled. The LSE or LSI is still running. The RTC can remain active (Stop mode with RTC, Stop mode without RTC). Some peripherals with wakeup capability can enable the HSI16 RC during Stop mode to detect their wakeup condition. Three Stop modes are available: Stop 0, Stop 1 and Stop 2 modes. In Stop 2 mode, most of the VCORE domain is put in a lower leakage mode. Stop 1 offers the largest number of active peripherals and wakeup sources, a smaller wakeup time but a higher consumption than Stop 2. In Stop 0 mode, the main regulator remains ON, allowing a very fast wakeup time but with much higher consumption. The system clock when exiting from Stop 0, Stop 1 or Stop 2 modes can be either MSI up to 48 MHz or HSI16, depending on software configuration. * Standby mode The Standby mode is used to achieve the lowest power consumption with BOR. The internal regulator is switched off so that the VCORE domain is powered off. The PLL, the MSI RC, the HSI16 RC and the HSE crystal oscillators are also switched off. The RTC can remain active (Standby mode with RTC, Standby mode without RTC). The brown-out reset (BOR) always remains active in Standby mode. The state of each I/O during standby mode can be selected by software: I/O with internal pull-up, internal pull-down or floating. After entering Standby mode, SRAM1 and register contents are lost except for registers in the Backup domain and Standby circuitry. Optionally, SRAM2 can be retained in Standby mode, supplied by the low-power Regulator (Standby with SRAM2 retention mode). The device exits Standby mode when an external reset (NRST pin), an IWDG reset, WKUP pin event (configurable rising or falling edge), or an RTC event occurs (alarm, periodic wakeup, timestamp, tamper) or a failure is detected on LSE (CSS on LSE). The system clock after wakeup is MSI up to 8 MHz. DocID028794 Rev 4 27/224 55 Functional overview * STM32L433xx Shutdown mode The Shutdown mode allows to achieve the lowest power consumption. The internal regulator is switched off so that the VCORE domain is powered off. The PLL, the HSI16, the MSI, the LSI and the HSE oscillators are also switched off. The RTC can remain active (Shutdown mode with RTC, Shutdown mode without RTC). The BOR is not available in Shutdown mode. No power voltage monitoring is possible in this mode, therefore the switch to Backup domain is not supported. SRAM1, SRAM2 and register contents are lost except for registers in the Backup domain. The device exits Shutdown mode when an external reset (NRST pin), a WKUP pin event (configurable rising or falling edge), or an RTC event occurs (alarm, periodic wakeup, timestamp, tamper). The system clock after wakeup is MSI at 4 MHz. 28/224 DocID028794 Rev 4 STM32L433xx Functional overview Table 5. Functionalities depending on the working mode(1) - - - Y - Y - - - - - - - - - - O(2) O(2) O(2) O(2) - - - - - - - - - SRAM1 (48 KB) Y Y(3) Y Y(3) Y - Y - - - - - - SRAM2 (16 KB) Y Y(3) Y Y(3) Y - Y - O(4) - - - - Quad SPI O O O O - - - - - - - - - Backup Registers Y Y Y Y Y - Y - Y - Y - Y Brown-out reset (BOR) Y Y Y Y Y Y Y Y Y Y - - - Programmable Voltage Detector (PVD) O O O O O O O O - - - - - Peripheral Voltage Monitor (PVMx; x=1,3,4) O O O O O O O O - - - - - DMA O O O O - - - - - - - - - High Speed Internal (HSI16) O O O O (5) - (5) - - - - - - Oscillator RC48 O O - - - - - - - - - - - High Speed External (HSE) O O O O - - - - - - - - - Low Speed Internal (LSI) O O O O O - O - O - - - - Low Speed External (LSE) O O O O O - O - O - O - O Multi-Speed Internal (MSI) O O O O - - - - - - - - - Clock Security System (CSS) O O O O - - - - - - - - - Clock Security System on LSE O O O O O O O O O O - - - RTC / Auto wakeup O O O O O O O O O O O O O Number of RTC Tamper pins 3 3 3 3 3 O 3 O 3 O 3 O 3 LCD O O O O O O O O - - - - - Peripheral CPU Flash memory (up to 256 KB) Run Sleep Lowpower run Lowpower sleep - DocID028794 Rev 4 Wakeup capability Shutdown Wakeup capability Standby Wakeup capability Stop 2 Wakeup capability Stop 0/1 VBAT 29/224 55 Functional overview STM32L433xx Table 5. Functionalities depending on the working mode(1) (continued) O(8) Lowpower run Lowpower sleep - - - (6) - O - O (6) - Wakeup capability O(8) Sleep - - - - Shutdown Wakeup capability USB FS Run Standby Wakeup capability Peripheral Stop 2 Wakeup capability Stop 0/1 - - - - - - - - - VBAT USARTx (x=1,2,3) O O O O O Low-power UART (LPUART) O O O O O(6) O(6) O(6) O(6) - - - - - I2Cx (x=1,2) O O O O O(7) O(7) (7) - - - - - - - O(7) O(7) O(7) - - - - - I2C3 O O O O O SPIx (x=1,2,3) O O O O - - - - - - - - - CAN O O O O - - - - - - - - - SDMMC1 O O O O - - - - - - - - - SWPMI1 O O O O - O - - - - - - - SAIx (x=1) O O O O - - - - - - - - - ADCx (x=1) O O O O - - - - - - - - - DACx (x=1,2) O O O O O - - - - - - - - VREFBUF O O O O O - - - - - - - - OPAMPx (x=1) O O O O O - - - - - - - - COMPx (x=1,2) O O O O O O O O - - - - - Temperature sensor O O O O - - - - - - - - - Timers (TIMx) O O O O - - - - - - - - - Low-power timer 1 (LPTIM1) O O O O O O O O - - - - - Low-power timer 2 (LPTIM2) O O O O O O - - - - - - - Independent watchdog (IWDG) O O O O O O O O O O - - - Window watchdog (WWDG) O O O O - - - - - - - - - SysTick timer O O O O - - - - - - - - - Touch sensing controller (TSC) O O O O - - - - - - - - - Random number generator (RNG) O(8) O(8) - - - - - - - - - - - 30/224 DocID028794 Rev 4 STM32L433xx Functional overview Table 5. Functionalities depending on the working mode(1) (continued) - - - CRC calculation unit O O O O - - - - - - - - - GPIOs O O O O O O O O (9) 5 pins (11) 5 pins - Peripheral Run Sleep Lowpower run Lowpower sleep - (10) Wakeup capability Shutdown Wakeup capability Standby Wakeup capability Stop 2 Wakeup capability Stop 0/1 VBAT (10) 1. Legend: Y = Yes (Enable). O = Optional (Disable by default. Can be enabled by software). - = Not available. 2. The Flash can be configured in power-down mode. By default, it is not in power-down mode. 3. The SRAM clock can be gated on or off. 4. SRAM2 content is preserved when the bit RRS is set in PWR_CR3 register. 5. Some peripherals with wakeup from Stop capability can request HSI16 to be enabled. In this case, HSI16 is woken up by the peripheral, and only feeds the peripheral which requested it. HSI16 is automatically put off when the peripheral does not need it anymore. 6. UART and LPUART reception is functional in Stop mode, and generates a wakeup interrupt on Start, address match or received frame event. 7. I2C address detection is functional in Stop mode, and generates a wakeup interrupt in case of address match. 8. Voltage scaling Range 1 only. 9. I/Os can be configured with internal pull-up, pull-down or floating in Standby mode. 10. The I/Os with wakeup from Standby/Shutdown capability are: PA0, PC13, PE6, PA2, PC5. 11. I/Os can be configured with internal pull-up, pull-down or floating in Shutdown mode but the configuration is lost when exiting the Shutdown mode. 3.9.5 Reset mode In order to improve the consumption under reset, the I/Os state under and after reset is "analog state" (the I/O schmitt trigger is disable). In addition, the internal reset pull-up is deactivated when the reset source is internal. 3.9.6 VBAT operation The VBAT pin allows to power the device VBAT domain from an external battery, an external supercapacitor, or from VDD when no external battery and an external supercapacitor are present. The VBAT pin supplies the RTC with LSE and the backup registers. Three antitamper detection pins are available in VBAT mode. VBAT operation is automatically activated when VDD is not present. An internal VBAT battery charging circuit is embedded and can be activated when VDD is present. Note: When the microcontroller is supplied from VBAT, external interrupts and RTC alarm/events do not exit it from VBAT operation. DocID028794 Rev 4 31/224 55 Functional overview 3.10 STM32L433xx Interconnect matrix Several peripherals have direct connections between them. This allows autonomous communication between peripherals, saving CPU resources thus power supply consumption. In addition, these hardware connections allow fast and predictable latency. Depending on peripherals, these interconnections can operate in Run, Sleep, low-power run and sleep, Stop 0, Stop 1 and Stop 2 modes. Run Sleep Low-power run Low-power sleep Stop 0 / Stop 1 Stop 2 Table 6. STM32L433xx peripherals interconnect matrix TIMx Timers synchronization or chaining Y Y Y Y - - ADCx DACx Conversion triggers Y Y Y Y - - DMA Memory to memory transfer trigger Y Y Y Y - - COMPx Comparator output blanking Y Y Y Y - - IRTIM Infrared interface output generation Y Y Y Y - - TIM1 TIM2 Timer input channel, trigger, break from analog signals comparison Y Y Y Y - - LPTIMERx Low-power timer triggered by analog signals comparison Y Y Y Y Y (1) TIM1 Timer triggered by analog watchdog Y Y Y Y - - TIM16 Timer input channel from RTC events Y Y Y Y - - LPTIMERx Low-power timer triggered by RTC alarms or tampers Y Y Y Y Y (1) All clocks sources (internal TIM2 and external) TIM15, 16 Clock source used as input channel for RC measurement and trimming Y Y Y Y - - USB Timer triggered by USB SOF Y Y - - - - Timer break Y Y Y Y - - Interconnect source TIMx TIM15/TIM16 COMPx ADCx RTC Interconnect destination TIM2 CSS CPU (hard fault) RAM (parity error) TIM1 Flash memory (ECC error) TIM15,16 COMPx PVD 32/224 Interconnect action DocID028794 Rev 4 Y Y STM32L433xx Functional overview Sleep Low-power run Low-power sleep Stop 0 / Stop 1 Stop 2 Interconnect source Run Table 6. STM32L433xx peripherals interconnect matrix (continued) TIMx External trigger Y Y Y Y - - LPTIMERx External trigger Y Y Y Y Y (1) ADCx DACx Conversion external trigger Y Y Y Y - - Interconnect destination Interconnect action Y GPIO 1. LPTIM1 only. DocID028794 Rev 4 33/224 55 Functional overview 3.11 STM32L433xx Clocks and startup The clock controller (see Figure 3) distributes the clocks coming from different oscillators to the core and the peripherals. It also manages clock gating for low-power modes and ensures clock robustness. It features: 34/224 * Clock prescaler: to get the best trade-off between speed and current consumption, the clock frequency to the CPU and peripherals can be adjusted by a programmable prescaler * Safe clock switching: clock sources can be changed safely on the fly in run mode through a configuration register. * Clock management: to reduce power consumption, the clock controller can stop the clock to the core, individual peripherals or memory. * System clock source: four different clock sources can be used to drive the master clock SYSCLK: - 4-48 MHz high-speed external crystal or ceramic resonator (HSE), that can supply a PLL. The HSE can also be configured in bypass mode for an external clock. - 16 MHz high-speed internal RC oscillator (HSI16), trimmable by software, that can supply a PLL - Multispeed internal RC oscillator (MSI), trimmable by software, able to generate 12 frequencies from 100 kHz to 48 MHz. When a 32.768 kHz clock source is available in the system (LSE), the MSI frequency can be automatically trimmed by hardware to reach better than 0.25% accuracy. In this mode the MSI can feed the USB device. The MSI can supply a PLL. - System PLL which can be fed by HSE, HSI16 or MSI, with a maximum frequency at 80 MHz. * RC48 with clock recovery system (HSI48): internal RC48 MHz clock source can be used to drive the USB, the SDMMC or the RNG peripherals. This clock can be output on the MCO. * Auxiliary clock source: two ultralow-power clock sources that can be used to drive the LCD controller and the real-time clock: - 32.768 kHz low-speed external crystal (LSE), supporting four drive capability modes. The LSE can also be configured in bypass mode for an external clock. - 32 kHz low-speed internal RC (LSI), also used to drive the independent watchdog. The LSI clock accuracy is 5% accuracy. * Peripheral clock sources: Several peripherals (USB, SDMMC, RNG, SAI, USARTs, I2Cs, LPTimers, ADC, SWPMI) have their own independent clock whatever the system clock. Two PLLs, each having three independent outputs allowing the highest flexibility, can generate independent clocks for the ADC, the USB/SDMMC/RNG and the SAI. * Startup clock: after reset, the microcontroller restarts by default with an internal 4 MHz clock (MSI). The prescaler ratio and clock source can be changed by the application program as soon as the code execution starts. * Clock security system (CSS): this feature can be enabled by software. If a HSE clock failure occurs, the master clock is automatically switched to HSI16 and a software DocID028794 Rev 4 STM32L433xx Functional overview interrupt is generated if enabled. LSE failure can also be detected and generated an interrupt. * Clock-out capability: - MCO: microcontroller clock output: it outputs one of the internal clocks for external use by the application - LSCO: low speed clock output: it outputs LSI or LSE in all low-power modes (except VBAT). Several prescalers allow to configure the AHB frequency, the high speed APB (APB2) and the low speed APB (APB1) domains. The maximum frequency of the AHB and the APB domains is 80 MHz. DocID028794 Rev 4 35/224 55 Functional overview STM32L433xx Figure 3. Clock tree WR,:'* /6,5&N+] /6&2 WR57&DQG/&' 26&B287 /6(26& N+] 26&B,1 /6( /6, +6( 0&2 WR3:5 6<6&/. +6, 26&B287 +6(26& 0+] 26&B,1 WR$+%EXVFRUHPHPRU\DQG'0$ &ORFN VRXUFH FRQWURO +6, $+% 35(6& +6( &ORFN GHWHFWRU +&/. )&/.&RUWH[IUHHUXQQLQJFORFN WR&RUWH[V\VWHPWLPHU 06, +6, 6<6&/. $3% 35(6& 3&/. WR$3%SHULSKHUDOV [RU[ +6,5& 0+] /6( +6, 6<6&/. WR86$57[ ; WR/38$57 +6, 6<6&/. 06,5& N+]0+] WR,&[ [ /6, /6( +6, WR/37,0[ [ +6, 06, 3// 0 9&2 )9&2 3 3//6$,&/. 4 3//86%&/. 5 3//&/. 3//6$, 9&2 )9&2 3 +6, $3% 35(6& +6( 3//6$,&/. 4 3//86%&/. 5 3//$'&&/. WR6:30, 3&/. WR$3%SHULSKHUDOV [RU[ /6( +6, 6<6&/. 06, WR7,0[ [ WR7,0[ [ WR 86$57 0+]FORFNWR86%51*6'00& 6<6&/. WR$'& +6, +6,5& 0+] WR6$, +6, &56 6$,B(;7&/. 06Y9 36/224 DocID028794 Rev 4 STM32L433xx 3.12 Functional overview General-purpose inputs/outputs (GPIOs) Each of the GPIO pins can be configured by software as output (push-pull or open-drain), as input (with or without pull-up or pull-down) or as peripheral alternate function. Most of the GPIO pins are shared with digital or analog alternate functions. Fast I/O toggling can be achieved thanks to their mapping on the AHB2 bus. The I/Os alternate function configuration can be locked if needed following a specific sequence in order to avoid spurious writing to the I/Os registers. 3.13 Direct memory access controller (DMA) The device embeds 2 DMAs. Refer to Table 7: DMA implementation for the features implementation. Direct memory access (DMA) is used in order to provide high-speed data transfer between peripherals and memory as well as memory to memory. Data can be quickly moved by DMA without any CPU actions. This keeps CPU resources free for other operations. The two DMA controllers have 14 channels in total, each dedicated to managing memory access requests from one or more peripherals. Each has an arbiter for handling the priority between DMA requests. The DMA supports: * 14 independently configurable channels (requests) * Each channel is connected to dedicated hardware DMA requests, software trigger is also supported on each channel. This configuration is done by software. * Priorities between requests from channels of one DMA are software programmable (4 levels consisting of very high, high, medium, low) or hardware in case of equality (request 1 has priority over request 2, etc.) * Independent source and destination transfer size (byte, half word, word), emulating packing and unpacking. Source/destination addresses must be aligned on the data size. * Support for circular buffer management * 3 event flags (DMA Half Transfer, DMA Transfer complete and DMA Transfer Error) logically ORed together in a single interrupt request for each channel * Memory-to-memory transfer * Peripheral-to-memory and memory-to-peripheral, and peripheral-to-peripheral transfers * Access to Flash, SRAM, APB and AHB peripherals as source and destination * Programmable number of data to be transferred: up to 65536. Table 7. DMA implementation DMA features DMA1 DMA2 Number of regular channels 7 7 DocID028794 Rev 4 37/224 55 Functional overview STM32L433xx 3.14 Interrupts and events 3.14.1 Nested vectored interrupt controller (NVIC) The devices embed a nested vectored interrupt controller able to manage 16 priority levels, and handle up to 67 maskable interrupt channels plus the 16 interrupt lines of the Cortex(R)M4. The NVIC benefits are the following: * Closely coupled NVIC gives low latency interrupt processing * Interrupt entry vector table address passed directly to the core * Allows early processing of interrupts * Processing of late arriving higher priority interrupts * Support for tail chaining * Processor state automatically saved * Interrupt entry restored on interrupt exit with no instruction overhead The NVIC hardware block provides flexible interrupt management features with minimal interrupt latency. 3.14.2 Extended interrupt/event controller (EXTI) The extended interrupt/event controller consists of 37 edge detector lines used to generate interrupt/event requests and wake-up the system from Stop mode. Each external line can be independently configured to select the trigger event (rising edge, falling edge, both) and can be masked independently A pending register maintains the status of the interrupt requests. The internal lines are connected to peripherals with wakeup from Stop mode capability. The EXTI can detect an external line with a pulse width shorter than the internal clock period. Up to 83 GPIOs can be connected to the 16 external interrupt lines. 38/224 DocID028794 Rev 4 STM32L433xx 3.15 Functional overview Analog to digital converter (ADC) The device embeds a successive approximation analog-to-digital converter with the following features: * 12-bit native resolution, with built-in calibration * 5.33 Msps maximum conversion rate with full resolution Down to 18.75 ns sampling time - Increased conversion rate for lower resolution (up to 8.88 Msps for 6-bit resolution) * Up to 16 external channels. * 5 internal channels: internal reference voltage, temperature sensor, VBAT/3, DAC1 and DAC2 outputs. * One external reference pin is available on some package, allowing the input voltage range to be independent from the power supply * Single-ended and differential mode inputs * Low-power design * 3.15.1 - - Capable of low-current operation at low conversion rate (consumption decreases linearly with speed) - Dual clock domain architecture: ADC speed independent from CPU frequency Highly versatile digital interface - Single-shot or continuous/discontinuous sequencer-based scan mode: 2 groups of analog signals conversions can be programmed to differentiate background and high-priority real-time conversions - ADC supports multiple trigger inputs for synchronization with on-chip timers and external signals - Results stored into data register or in RAM with DMA controller support - Data pre-processing: left/right alignment and per channel offset compensation - Built-in oversampling unit for enhanced SNR - Channel-wise programmable sampling time - Three analog watchdog for automatic voltage monitoring, generating interrupts and trigger for selected timers - Hardware assistant to prepare the context of the injected channels to allow fast context switching Temperature sensor The temperature sensor (TS) generates a voltage VTS that varies linearly with temperature. The temperature sensor is internally connected to the ADC1_IN17 input channel which is used to convert the sensor output voltage into a digital value. The sensor provides good linearity but it has to be calibrated to obtain good overall accuracy of the temperature measurement. As the offset of the temperature sensor varies from chip to chip due to process variation, the uncalibrated internal temperature sensor is suitable for applications that detect temperature changes only. To improve the accuracy of the temperature sensor measurement, each device is individually factory-calibrated by ST. The temperature sensor factory calibration data are stored by ST in the system memory area, accessible in read-only mode. DocID028794 Rev 4 39/224 55 Functional overview STM32L433xx Table 8. Temperature sensor calibration values 3.15.2 Calibration value name Description Memory address TS_CAL1 TS ADC raw data acquired at a temperature of 30 C ( 5 C), VDDA = VREF+ = 3.0 V ( 10 mV) 0x1FFF 75A8 - 0x1FFF 75A9 TS_CAL2 TS ADC raw data acquired at a temperature of 130 C ( 5 C), VDDA = VREF+ = 3.0 V ( 10 mV) 0x1FFF 75CA - 0x1FFF 75CB Internal voltage reference (VREFINT) The internal voltage reference (VREFINT) provides a stable (bandgap) voltage output for the ADC and Comparators. VREFINT is internally connected to the ADC1_IN0 input channel. The precise voltage of VREFINT is individually measured for each part by ST during production test and stored in the system memory area. It is accessible in read-only mode. Table 9. Internal voltage reference calibration values 3.15.3 Calibration value name Description Memory address VREFINT Raw data acquired at a temperature of 30 C ( 5 C), VDDA = VREF+ = 3.0 V ( 10 mV) 0x1FFF 75AA - 0x1FFF 75AB VBAT battery voltage monitoring This embedded hardware feature allows the application to measure the VBAT battery voltage using the internal ADC channel ADC1_IN18. As the VBAT voltage may be higher than VDDA, and thus outside the ADC input range, the VBAT pin is internally connected to a bridge divider by 3. As a consequence, the converted digital value is one third the VBAT voltage. 3.16 Digital to analog converter (DAC) Two 12-bit buffered DAC channels can be used to convert digital signals into analog voltage signal outputs. The chosen design structure is composed of integrated resistor strings and an amplifier in inverting configuration. 40/224 DocID028794 Rev 4 STM32L433xx Functional overview This digital interface supports the following features: * Up to two DAC output channels * 8-bit or 12-bit output mode * Buffer offset calibration (factory and user trimming) * Left or right data alignment in 12-bit mode * Synchronized update capability * Noise-wave generation * Triangular-wave generation * Dual DAC channel independent or simultaneous conversions * DMA capability for each channel * External triggers for conversion * Sample and hold low-power mode, with internal or external capacitor The DAC channels are triggered through the timer update outputs that are also connected to different DMA channels. 3.17 Voltage reference buffer (VREFBUF) The STM32L433xx devices embed an voltage reference buffer which can be used as voltage reference for ADCs, DACs and also as voltage reference for external components through the VREF+ pin. The internal voltage reference buffer supports two voltages: * 2.048 V * 2.5 V An external voltage reference can be provided through the VREF+ pin when the internal voltage reference buffer is off. The VREF+ pin is double-bonded with VDDA on some packages. In these packages the internal voltage reference buffer is not available. Figure 4. Voltage reference buffer 95()%8) 9''$ %DQGJDS '$&$'& 95() /RZIUHTXHQF\ FXWRIIFDSDFLWRU Q) 06Y9 DocID028794 Rev 4 41/224 55 Functional overview 3.18 STM32L433xx Comparators (COMP) The STM32L433xx devices embed two rail-to-rail comparators with programmable reference voltage (internal or external), hysteresis and speed (low speed for low-power) and with selectable output polarity. The reference voltage can be one of the following: * External I/O * DAC output channels * Internal reference voltage or submultiple (1/4, 1/2, 3/4). All comparators can wake up from Stop mode, generate interrupts and breaks for the timers and can be also combined into a window comparator. 3.19 Operational amplifier (OPAMP) The STM32L433xx embeds one operational amplifier with external or internal follower routing and PGA capability. The operational amplifier features: 3.20 * Low input bias current * Low offset voltage * Low-power mode * Rail-to-rail input Touch sensing controller (TSC) The touch sensing controller provides a simple solution for adding capacitive sensing functionality to any application. Capacitive sensing technology is able to detect finger presence near an electrode which is protected from direct touch by a dielectric (glass, plastic, ...). The capacitive variation introduced by the finger (or any conductive object) is measured using a proven implementation based on a surface charge transfer acquisition principle. The touch sensing controller is fully supported by the STMTouch touch sensing firmware library which is free to use and allows touch sensing functionality to be implemented reliably in the end application. 42/224 DocID028794 Rev 4 STM32L433xx Functional overview The main features of the touch sensing controller are the following: * Proven and robust surface charge transfer acquisition principle * Supports up to 21 capacitive sensing channels * Up to 3 capacitive sensing channels can be acquired in parallel offering a very good response time * Spread spectrum feature to improve system robustness in noisy environments * Full hardware management of the charge transfer acquisition sequence * Programmable charge transfer frequency * Programmable sampling capacitor I/O pin * Programmable channel I/O pin * Programmable max count value to avoid long acquisition when a channel is faulty * Dedicated end of acquisition and max count error flags with interrupt capability * One sampling capacitor for up to 3 capacitive sensing channels to reduce the system components * Compatible with proximity, touchkey, linear and rotary touch sensor implementation * Designed to operate with STMTouch touch sensing firmware library Note: The number of capacitive sensing channels is dependent on the size of the packages and subject to I/O availability. 3.21 Liquid crystal display controller (LCD) The LCD drives up to 8 common terminals and 44 segment terminals to drive up to 320 pixels. 3.22 * Internal step-up converter to guarantee functionality and contrast control irrespective of VDD. This converter can be deactivated, in which case the VLCD pin is used to provide the voltage to the LCD * Supports static, 1/2, 1/3, 1/4 and 1/8 duty * Supports static, 1/2, 1/3 and 1/4 bias * Phase inversion to reduce power consumption and EMI * Integrated voltage output buffers for higher LCD driving capability * Up to 8 pixels can be programmed to blink * Unneeded segments and common pins can be used as general I/O pins * LCD RAM can be updated at any time owing to a double-buffer * The LCD controller can operate in Stop mode Random number generator (RNG) All devices embed an RNG that delivers 32-bit random numbers generated by an integrated analog circuit. DocID028794 Rev 4 43/224 55 Functional overview 3.23 STM32L433xx Timers and watchdogs The STM32L433xx includes one advanced control timers, up to five general-purpose timers, two basic timers, two low-power timers, two watchdog timers and a SysTick timer. The table below compares the features of the advanced control, general purpose and basic timers. Table 10. Timer feature comparison Timer type Timer Counter resolution Counter type Prescaler factor DMA request generation Capture/ compare channels Complementary outputs Advanced control TIM1 16-bit Up, down, Up/down Any integer between 1 and 65536 Yes 4 3 Generalpurpose TIM2 32-bit Up, down, Up/down Any integer between 1 and 65536 Yes 4 No Generalpurpose TIM15 16-bit Up Any integer between 1 and 65536 Yes 2 1 Generalpurpose TIM16 16-bit Up Any integer between 1 and 65536 Yes 1 1 Basic TIM6, TIM7 16-bit Up Any integer between 1 and 65536 Yes 0 No 3.23.1 Advanced-control timer (TIM1) The advanced-control timer can each be seen as a three-phase PWM multiplexed on 6 channels. They have complementary PWM outputs with programmable inserted deadtimes. They can also be seen as complete general-purpose timers. The 4 independent channels can be used for: * Input capture * Output compare * PWM generation (edge or center-aligned modes) with full modulation capability (0100%) * One-pulse mode output In debug mode, the advanced-control timer counter can be frozen and the PWM outputs disabled to turn off any power switches driven by these outputs. Many features are shared with those of the general-purpose TIMx timers (described in Section 3.23.2) using the same architecture, so the advanced-control timer can work together with the TIMx timers via the Timer Link feature for synchronization or event chaining. 44/224 DocID028794 Rev 4 STM32L433xx 3.23.2 Functional overview General-purpose timers (TIM2, TIM15, TIM16) There are up to three synchronizable general-purpose timers embedded in the STM32L433xx (see Table 10 for differences). Each general-purpose timer can be used to generate PWM outputs, or act as a simple time base. * TIM2 It is a full-featured general-purpose timer: TIM2 has a 32-bit auto-reload up/downcounter and 32-bit prescaler. This timer features 4 independent channels for input capture/output compare, PWM or one-pulse mode output. It can work with the other general-purpose timers via the Timer Link feature for synchronization or event chaining. The counter can be frozen in debug mode. It has independent DMA request generation and support quadrature encoder. * TIM15 and 16 They are general-purpose timers with mid-range features: They have 16-bit auto-reload upcounters and 16-bit prescalers. - TIM15 has 2 channels and 1 complementary channel - TIM16 has 1 channel and 1 complementary channel All channels can be used for input capture/output compare, PWM or one-pulse mode output. The timers can work together via the Timer Link feature for synchronization or event chaining. The timers have independent DMA request generation. The counters can be frozen in debug mode. 3.23.3 Basic timers (TIM6 and TIM7) The basic timers are mainly used for DAC trigger generation. They can also be used as generic 16-bit timebases. 3.23.4 Low-power timer (LPTIM1 and LPTIM2) The devices embed two low-power timers. These timers have an independent clock and are running in Stop mode if they are clocked by LSE, LSI or an external clock. They are able to wakeup the system from Stop mode. LPTIM1 is active in Stop 0, Stop 1 and Stop 2 modes. LPTIM2 is active in Stop 0 and Stop 1 mode. DocID028794 Rev 4 45/224 55 Functional overview STM32L433xx This low-power timer supports the following features: 3.23.5 * 16-bit up counter with 16-bit autoreload register * 16-bit compare register * Configurable output: pulse, PWM * Continuous/ one shot mode * Selectable software/hardware input trigger * Selectable clock source - Internal clock sources: LSE, LSI, HSI16 or APB clock - External clock source over LPTIM input (working even with no internal clock source running, used by pulse counter application). * Programmable digital glitch filter * Encoder mode (LPTIM1 only) Infrared interface (IRTIM) The STM32L433xx includes one infrared interface (IRTIM). It can be used with an infrared LED to perform remote control functions. It uses TIM15 and TIM16 output channels to generate output signal waveforms on IR_OUT pin. 3.23.6 Independent watchdog (IWDG) The independent watchdog is based on a 12-bit downcounter and 8-bit prescaler. It is clocked from an independent 32 kHz internal RC (LSI) and as it operates independently from the main clock, it can operate in Stop and Standby modes. It can be used either as a watchdog to reset the device when a problem occurs, or as a free running timer for application timeout management. It is hardware or software configurable through the option bytes. The counter can be frozen in debug mode. 3.23.7 System window watchdog (WWDG) The window watchdog is based on a 7-bit downcounter that can be set as free running. It can be used as a watchdog to reset the device when a problem occurs. It is clocked from the main clock. It has an early warning interrupt capability and the counter can be frozen in debug mode. 3.23.8 SysTick timer This timer is dedicated to real-time operating systems, but could also be used as a standard down counter. It features: 46/224 * A 24-bit down counter * Autoreload capability * Maskable system interrupt generation when the counter reaches 0. * Programmable clock source DocID028794 Rev 4 STM32L433xx 3.24 Functional overview Real-time clock (RTC) and backup registers The RTC is an independent BCD timer/counter. It supports the following features: * Calendar with subsecond, seconds, minutes, hours (12 or 24 format), week day, date, month, year, in BCD (binary-coded decimal) format. * Automatic correction for 28, 29 (leap year), 30, and 31 days of the month. * Two programmable alarms. * On-the-fly correction from 1 to 32767 RTC clock pulses. This can be used to synchronize it with a master clock. * Reference clock detection: a more precise second source clock (50 or 60 Hz) can be used to enhance the calendar precision. * Digital calibration circuit with 0.95 ppm resolution, to compensate for quartz crystal inaccuracy. * Three anti-tamper detection pins with programmable filter. * Timestamp feature which can be used to save the calendar content. This function can be triggered by an event on the timestamp pin, or by a tamper event, or by a switch to VBAT mode. * 17-bit auto-reload wakeup timer (WUT) for periodic events with programmable resolution and period. The RTC and the 32 backup registers are supplied through a switch that takes power either from the VDD supply when present or from the VBAT pin. The backup registers are 32-bit registers used to store 128 bytes of user application data when VDD power is not present. They are not reset by a system or power reset, or when the device wakes up from Standby or Shutdown mode. The RTC clock sources can be: * A 32.768 kHz external crystal (LSE) * An external resonator or oscillator (LSE) * The internal low power RC oscillator (LSI, with typical frequency of 32 kHz) * The high-speed external clock (HSE) divided by 32. The RTC is functional in VBAT mode and in all low-power modes when it is clocked by the LSE. When clocked by the LSI, the RTC is not functional in VBAT mode, but is functional in all low-power modes except Shutdown mode. All RTC events (Alarm, WakeUp Timer, Timestamp or Tamper) can generate an interrupt and wakeup the device from the low-power modes. DocID028794 Rev 4 47/224 55 Functional overview 3.25 STM32L433xx Inter-integrated circuit interface (I2C) The device embeds 3 I2C. Refer to Table 11: I2C implementation for the features implementation. The I2C bus interface handles communications between the microcontroller and the serial I2C bus. It controls all I2C bus-specific sequencing, protocol, arbitration and timing. The I2C peripheral supports: * * I2C-bus specification and user manual rev. 5 compatibility: - Slave and master modes, multimaster capability - Standard-mode (Sm), with a bitrate up to 100 kbit/s - Fast-mode (Fm), with a bitrate up to 400 kbit/s - Fast-mode Plus (Fm+), with a bitrate up to 1 Mbit/s and 20 mA output drive I/Os - 7-bit and 10-bit addressing mode, multiple 7-bit slave addresses - Programmable setup and hold times - Optional clock stretching System Management Bus (SMBus) specification rev 2.0 compatibility: - Hardware PEC (Packet Error Checking) generation and verification with ACK control - Address resolution protocol (ARP) support - SMBus alert * Power System Management Protocol (PMBusTM) specification rev 1.1 compatibility * Independent clock: a choice of independent clock sources allowing the I2C communication speed to be independent from the PCLK reprogramming. Refer to Figure 3: Clock tree. * Wakeup from Stop mode on address match * Programmable analog and digital noise filters * 1-byte buffer with DMA capability Table 11. I2C implementation I2C features(1) I2C1 I2C2 I2C3 Standard-mode (up to 100 kbit/s) X X X Fast-mode (up to 400 kbit/s) X X X Fast-mode Plus with 20mA output drive I/Os (up to 1 Mbit/s) X X X Programmable analog and digital noise filters X X X SMBus/PMBus hardware support X X X Independent clock X X X Wakeup from Stop 0 / Stop 1 mode on address match X X X Wakeup from Stop 2 mode on address match - - X 1. X: supported 48/224 DocID028794 Rev 4 STM32L433xx 3.26 Functional overview Universal synchronous/asynchronous receiver transmitter (USART) The STM32L433xx devices have three embedded universal synchronous receiver transmitters (USART1, USART2 and USART3). These interfaces provide asynchronous communication, IrDA SIR ENDEC support, multiprocessor communication mode, single-wire half-duplex communication mode and have LIN Master/Slave capability. They provide hardware management of the CTS and RTS signals, and RS485 Driver Enable. They are able to communicate at speeds of up to 10Mbit/s. USART1, USART2 and USART3 also provide Smart Card mode (ISO 7816 compliant) and SPI-like communication capability. All USART have a clock domain independent from the CPU clock, allowing the USARTx (x=1,2,3) to wake up the MCU from Stop mode using baudrates up to 204 Kbaud. The wake up events from Stop mode are programmable and can be: * Start bit detection * Any received data frame * A specific programmed data frame All USART interfaces can be served by the DMA controller. Table 12. STM32L433xx USART/LPUART features USART modes/features(1) USART1 USART2 USART3 LPUART1 Hardware flow control for modem X X X X Continuous communication using DMA X X X X Multiprocessor communication X X X X Synchronous mode X X X - Smartcard mode X X X - Single-wire half-duplex communication X X X X IrDA SIR ENDEC block X X X - LIN mode X X X - Dual clock domain X X X X Wakeup from Stop 0 / Stop 1 modes X X X X Wakeup from Stop 2 mode - - - X Receiver timeout interrupt X X X - Modbus communication X X X - Auto baud rate detection X (4 modes) Driver Enable X LPUART/USART data length X X X 7, 8 and 9 bits 1. X = supported. DocID028794 Rev 4 49/224 55 Functional overview 3.27 STM32L433xx Low-power universal asynchronous receiver transmitter (LPUART) The device embeds one Low-Power UART. The LPUART supports asynchronous serial communication with minimum power consumption. It supports half duplex single wire communication and modem operations (CTS/RTS). It allows multiprocessor communication. The LPUART has a clock domain independent from the CPU clock, and can wakeup the system from Stop mode using baudrates up to 220 Kbaud. The wake up events from Stop mode are programmable and can be: * Start bit detection * Any received data frame * A specific programmed data frame Only a 32.768 kHz clock (LSE) is needed to allow LPUART communication up to 9600 baud. Therefore, even in Stop mode, the LPUART can wait for an incoming frame while having an extremely low energy consumption. Higher speed clock can be used to reach higher baudrates. LPUART interface can be served by the DMA controller. 50/224 DocID028794 Rev 4 STM32L433xx 3.28 Functional overview Serial peripheral interface (SPI) Three SPI interfaces allow communication up to 40 Mbits/s in master and up to 24 Mbits/s slave modes, in half-duplex, full-duplex and simplex modes. The 3-bit prescaler gives 8 master mode frequencies and the frame size is configurable from 4 bits to 16 bits. The SPI interfaces support NSS pulse mode, TI mode and Hardware CRC calculation. All SPI interfaces can be served by the DMA controller. 3.29 Serial audio interfaces (SAI) The device embeds 1 SAI. Refer to Table 13: SAI implementation for the features implementation. The SAI bus interface handles communications between the microcontroller and the serial audio protocol. The SAI peripheral supports: * Two independent audio sub-blocks which can be transmitters or receivers with their respective FIFO. * 8-word integrated FIFOs for each audio sub-block. * Synchronous or asynchronous mode between the audio sub-blocks. * Master or slave configuration independent for both audio sub-blocks. * Clock generator for each audio block to target independent audio frequency sampling when both audio sub-blocks are configured in master mode. * Data size configurable: 8-, 10-, 16-, 20-, 24-, 32-bit. * Peripheral with large configurability and flexibility allowing to target as example the following audio protocol: I2S, LSB or MSB-justified, PCM/DSP, TDM, AC'97 and SPDIF out. * Up to 16 slots available with configurable size and with the possibility to select which ones are active in the audio frame. * Number of bits by frame may be configurable. * Frame synchronization active level configurable (offset, bit length, level). * First active bit position in the slot is configurable. * LSB first or MSB first for data transfer. * Mute mode. * Stereo/Mono audio frame capability. * Communication clock strobing edge configurable (SCK). * Error flags with associated interrupts if enabled respectively. * * - Overrun and underrun detection. - Anticipated frame synchronization signal detection in slave mode. - Late frame synchronization signal detection in slave mode. - Codec not ready for the AC'97 mode in reception. Interruption sources when enabled: - Errors. - FIFO requests. DMA interface with 2 dedicated channels to handle access to the dedicated integrated FIFO of each SAI audio sub-block. DocID028794 Rev 4 51/224 55 Functional overview STM32L433xx Table 13. SAI implementation SAI features Support(1) I2S, LSB or MSB-justified, PCM/DSP, TDM, AC'97 X Mute mode X Stereo/Mono audio frame capability. X 16 slots X Data size configurable: 8-, 10-, 16-, 20-, 24-, 32-bit X FIFO Size X (8 Word) SPDIF X 1. X: supported 3.30 Single wire protocol master interface (SWPMI) The Single wire protocol master interface (SWPMI) is the master interface corresponding to the Contactless Frontend (CLF) defined in the ETSI TS 102 613 technical specification. The main features are: * full-duplex communication mode * automatic SWP bus state management (active, suspend, resume) * configurable bitrate up to 2 Mbit/s * automatic SOF, EOF and CRC handling SWPMI can be served by the DMA controller. 3.31 Controller area network (CAN) The CAN is compliant with specifications 2.0A and B (active) with a bit rate up to 1 Mbit/s. It can receive and transmit standard frames with 11-bit identifiers as well as extended frames with 29-bit identifiers. It has three transmit mailboxes, two receive FIFOs with 3 stages and 14 scalable filter banks. 52/224 DocID028794 Rev 4 STM32L433xx Functional overview The CAN peripheral supports: * Supports CAN protocol version 2.0 A, B Active * Bit rates up to 1 Mbit/s * Transmission * * * 3.32 - Three transmit mailboxes - Configurable transmit priority Reception - Two receive FIFOs with three stages - 14 Scalable filter banks - Identifier list feature - Configurable FIFO overrun Time-triggered communication option - Disable automatic retransmission mode - 16-bit free running timer - Time Stamp sent in last two data bytes Management - Maskable interrupts - Software-efficient mailbox mapping at a unique address space Secure digital input/output and MultiMediaCards Interface (SDMMC) The card host interface (SDMMC) provides an interface between the APB peripheral bus and MultiMediaCards (MMCs), SD memory cards and SDIO cards. The SDMMC features include the following: 3.33 * Full compliance with MultiMediaCard System Specification Version 4.2. Card support for three different databus modes: 1-bit (default), 4-bit and 8-bit * Full compatibility with previous versions of MultiMediaCards (forward compatibility) * Full compliance with SD Memory Card Specifications Version 2.0 * Full compliance with SD I/O Card Specification Version 2.0: card support for two different databus modes: 1-bit (default) and 4-bit * Data transfer up to 48 MHz for the 8 bit mode * Data write and read with DMA capability Universal serial bus (USB) The STM32L433xx devices embed a full-speed USB device peripheral compliant with the USB specification version 2.0. The internal USB PHY supports USB FS signaling, embedded DP pull-up and also battery charging detection according to Battery Charging Specification Revision 1.2. The USB interface implements a full-speed (12 Mbit/s) function interface with added support for USB 2.0 Link Power Management. It has softwareconfigurable endpoint setting with packet memory up-to 1 KB and suspend/resume support. It requires a precise 48 MHz clock which can be generated from the internal main PLL (the clock source must use a HSE crystal oscillator) or by the internal 48 MHz oscillator in DocID028794 Rev 4 53/224 55 Functional overview STM32L433xx automatic trimming mode. The synchronization for this oscillator can be taken from the USB data stream itself (SOF signalization) which allows crystal less operation. 3.34 Clock recovery system (CRS) The STM32L433xx devices embed a special block which allows automatic trimming of the internal 48 MHz oscillator to guarantee its optimal accuracy over the whole device operational range. This automatic trimming is based on the external synchronization signal, which could be either derived from USB SOF signalization, from LSE oscillator, from an external signal on CRS_SYNC pin or generated by user software. For faster lock-in during startup it is also possible to combine automatic trimming with manual trimming action. 3.35 Quad SPI memory interface (QUADSPI) The Quad SPI is a specialized communication interface targeting single, dual or quad SPI flash memories. It can operate in any of the three following modes: * Indirect mode: all the operations are performed using the QUADSPI registers * Status polling mode: the external flash status register is periodically read and an interrupt can be generated in case of flag setting * Memory-mapped mode: the external Flash is memory mapped and is seen by the system as if it were an internal memory Both throughput and capacity can be increased two-fold using dual-flash mode, where two Quad SPI flash memories are accessed simultaneously. The Quad SPI interface supports: 54/224 * Three functional modes: indirect, status-polling, and memory-mapped * Dual-flash mode, where 8 bits can be sent/received simultaneously by accessing two flash memories in parallel. * SDR and DDR support * Fully programmable opcode for both indirect and memory mapped mode * Fully programmable frame format for both indirect and memory mapped mode * Each of the 5 following phases can be configured independently (enable, length, single/dual/quad communication) - Instruction phase - Address phase - Alternate bytes phase - Dummy cycles phase - Data phase * Integrated FIFO for reception and transmission * 8, 16, and 32-bit data accesses are allowed * DMA channel for indirect mode operations * Programmable masking for external flash flag management * Timeout management * Interrupt generation on FIFO threshold, timeout, status match, operation complete, and access error DocID028794 Rev 4 STM32L433xx Functional overview 3.36 Development support 3.36.1 Serial wire JTAG debug port (SWJ-DP) The ARM SWJ-DP interface is embedded, and is a combined JTAG and serial wire debug port that enables either a serial wire debug or a JTAG probe to be connected to the target. Debug is performed using 2 pins only instead of 5 required by the JTAG (JTAG pins could be re-use as GPIO with alternate function): the JTAG TMS and TCK pins are shared with SWDIO and SWCLK, respectively, and a specific sequence on the TMS pin is used to switch between JTAG-DP and SW-DP. 3.36.2 Embedded Trace MacrocellTM The ARM Embedded Trace Macrocell provides a greater visibility of the instruction and data flow inside the CPU core by streaming compressed data at a very high rate from the STM32L433xx through a small number of ETM pins to an external hardware trace port analyzer (TPA) device. Real-time instruction and data flow activity be recorded and then formatted for display on the host computer that runs the debugger software. TPA hardware is commercially available from common development tool vendors. The Embedded Trace Macrocell operates with third party debugger software tools. DocID028794 Rev 4 55/224 55 Pinouts and pin description 4 STM32L433xx Pinouts and pin description 9'' 966 3( 3( 3% 3% 3+%227 3% 3% 3% 3% 3% 3' 3' 3' 3' 3' 3' 3' 3' 3& 3& 3& 3$ 3$ Figure 5. STM32L433Vx LQFP100 pinout(1) 3( 9'' 3( 966 3( 9''86% 3( 3$ 3( 3$ 9%$7 3$ 3& 3$ 3&26&B,1 3$ 3&26&B287 3$ 966 3& 9'' 3& 3+26&B,1 3& 3+26&B287 3& 1567 3' 3& 3' 3& 3' 3& 3' 3& 3' 966$ 3' 95() 3' 95() 3' 9''$ 3% 3$ 3% 3$ 3% 3$ 3% 3$ 966 9'' 3$ 3$ 3$ 3$ 3& 3& 3% 3% 3% 3( 3( 3( 3( 3( 3( 3( 3( 3( 3% 3% 966 9'' /4)3 06Y9 1. The above figure shows the package top view. 56/224 DocID028794 Rev 4 STM32L433xx Pinouts and pin description Figure 6. STM32L433Vx UFBGA100 ballout(1) $ 3( 3( 3% 3+%227 3' 3' 3% 3% 3$ 3$ 3$ 3$ % 3( 3( 3% 3% 3% 3' 3' 3' 3' 3& 3& 3$ & 3& 3( 3( 9'' 3% 3' 3' 3& 9''86% 3$ ' 3& 26&B,1 3( 966 3$ 3$ 3& ( 3& 26&B287 9%$7 966 3& 3& 3& ) 3+26&B,1 966 966 966 9'' 9'' 8)%*$ * 3+ 26&B287 9'' + 3& 1567 9'' 3' 3' 3' - 966$ 3& 3& 3' 3' 3' . 95() 3& 3$ 3$ 3& / 95() 3$ 3$ 3$ 3& 3% 0 9''$ 3$ 3$ 3$ 3% 3% 3' 3' 3% 3% 3% 3( 3( 3( 3% 3% 3% 3( 3( 3( 3( 3( 3( 06Y9 1. The above figure shows the package top view. 9'' 966 3% 3% 3+%227 3% 3% 3% 3% 3% 3' 3& 3& 3& 3$ 3$ Figure 7. STM32L433Rx LQFP64 pinout(1) 9%$7 9''86% 3& 966 3&26&B,1 3$ 3&26&B287 3$ 3+26&B,1 3$ 3+26&B287 3$ 1567 3$ 3& 3$ 3& 3& 3& 3& 3& 3& 966$95() 3& 9''$95() 3% 3$ 3% 3$ 3% 3$ 3% 3$ 966 9'' 3$ 3$ 3$ 3$ 3& 3& 3% 3% 3% 3% 3% 966 9'' /4)3 06Y9 1. The above figure shows the package top view. DocID028794 Rev 4 57/224 88 Pinouts and pin description STM32L433xx 9'' 966 9'' 3% 3% 3+%227 3% 3% 3% 3% 3% 3& 3& 3& 3$ 3$ Figure 8. STM32L433Rx, external SMPS device, LQFP64 pinout(1) 9%$7 9''86% 3& 966 3&26&B,1 3$ 3&26&B287 3$ 3+26&B,1 3$ 3+26&B287 3$ 1567 3$ 3& 3$ 3& 3& 3& 3& 3& 3& 966$95() 3& 9''$95() 3% 3$ 3% 3$ 3% 3$ 3% 3$ 966 9'' 3$ 3$ 3$ 3$ 3& 3% 3% 3% 3% 3% 9'' 966 9'' /4)3 06Y9 1. The above figure shows the package top view. Figure 9. STM32L433Rx UFBGA64 ballout(1) $ 3& 26&B,1 3& 3% 3% 3% 3$ 3$ 3$ % 3& 26&B287 9%$7 3% 3+%227 3' 3& 3& 3$ & 3+26&B,1 966 3% 3% 3& 3$ 3$ 3$ ' 3+ 26&B287 9'' 3% 966 966 966 3$ 3& ( 1567 3& 3& 9'' 9''86% 9'' 3& 3& ) 966$95() 3& 3$ 3$ 3% 3& 3% 3% * 3& 3$ 3$ 3$ 3% 3% 3% 3% + 9''$95() 3$ 3$ 3$ 3& 3& 3% 3% 06Y9 1. The above figure shows the package top view. 58/224 DocID028794 Rev 4 STM32L433xx Pinouts and pin description Figure 10. STM32L433Rx WLCSP64 pinout(1) $ 9''86% 3$ 3& 3' 3% 3% 966 9'' % 966 3$ 3& 3% 3% 3% 9%$7 3& & 3$ 3$ 3& 3% 3+%227 3% 3& 26&B287 3& 26&B,1 ' 3$ 3$ 3$ 3& 3& 1567 3+ 26&B287 3+26&B,1 ( 3& 3& 3$ 3& 3$ 3& 3& 3& ) 3& 3% 3& 3% 3$ 3$ 3$ 966$95() * 3% 3% 3% 3% 3$ 3$ 3$ 9''$95() + 9'' 966 3% 3% 3% 3$ 9'' 966 06Y9 1. The above figure shows the package top view. Figure 11. STM32L433Cx WLCSP49 pinout(1) $ 9''86% 3$ 3% 3% 3+%227 966 9'' % 966 3$ 3$ 3% 3% 9%$7 3& & 3$ 3$ 3$ 3% 3% 3& 26&B287 3& 26&B,1 ' 3$ 3$ 3% 3% 1567 3+ 26&B287 3+26&B,1 ( 3% 3% 3% 3$ 3$ 3& 966$95() ) 3% 3% 3$ 3$ 3$ 3$ 9''$95() * 9'' 966 3% 3% 3% 3$ 3$ 06Y9 1. The above figure shows the package top view. DocID028794 Rev 4 59/224 88 Pinouts and pin description STM32L433xx 9'' 966 3% 3% 3+%227 3% 3% 3% 3% 3% 3$ 3$ Figure 12. STM32L433Cx LQFP48 pinout(1) 9%$7 9''86% 3& 966 3&26&B,1 3$ 3&26&B287 3$ 3+26&B,1 3$ 3+26&B287 3$ 1567 3$ 966$95() 3$ 9''$95() 3% 3$ 3% 3$ 3% 3$ 3% 3$ 3$ 3$ 3$ 3$ 3% 3% 3% 3% 3% 966 9'' /4)3 06Y9 1. The above figure shows the package top view. 9'' 966 3% 3% 3+%227 3% 3% 3% 3% 3% 3$ 3$ Figure 13. STM32L433Cx UFQFPN48 pinout(1) 9%$7 9''86% 3& 966 3&26&B,1 3$ 3&26&B287 3$ 3+26&B,1 3$ 3+26&B287 3$ 1567 3$ 966$95() 3$ 9''$95() 3% 3$ 3% 3$ 3% 3$ 3% 3$ 3$ 3$ 3$ 3$ 3% 3% 3% 3% 3% 966 9'' 8)4)31 06Y9 1. The above figure shows the package top view. 60/224 DocID028794 Rev 4 STM32L433xx Pinouts and pin description Table 14. Legend/abbreviations used in the pinout table Name Abbreviation Definition Unless otherwise specified in brackets below the pin name, the pin function during and after reset is the same as the actual pin name Pin name S Supply pin I Input only pin Pin type I/O Input / output pin FT 5 V tolerant I/O TT 3.6 V tolerant I/O RST Bidirectional reset pin with embedded weak pull-up resistor Option for TT or FT I/Os I/O structure _f (1) Notes I/O, Fm+ capable _l (2) I/O, with LCD function supplied by VLCD _u (3) I/O, with USB function supplied by VDDUSB _a (4) I/O, with Analog switch function supplied by VDDA Unless otherwise specified by a note, all I/Os are set as analog inputs during and after reset. Alternate Functions selected through GPIOx_AFR registers functions Pin functions Additional Functions directly selected/enabled through peripheral registers functions 1. The related I/O structures in Table 15 are: FT_f, FT_fa, FT_fl, FT_fla. 2. The related I/O structures in Table 15 are: FT_l, FT_fl, FT_lu. 3. The related I/O structures in Table 15 are: FT_u, FT_lu. 4. The related I/O structures in Table 15 are: FT_a, FT_la, FT_fa, FT_fla, TT_a, TT_la. Table 15. STM32L433xx pin definitions - - - - - - - - - - - - - - 1 2 B2 A1 PE2 PE3 I/O I/O FT_l FT_l DocID028794 Rev 4 Alternate functions Additional functions - TRACECK, TSC_G7_IO1, LCD_SEG38, SAI1_MCLK_A, EVENTOUT - - TRACED0, TSC_G7_IO2, LCD_SEG39, SAI1_SD_B, EVENTOUT - Notes I/O structure Pin type Pin name (function after reset) UFBGA100 LQFP100 Pin functions UFBGA64 LQFP64 SMPS LQFP64 WLCSP64 WLCSP49 UFQFPN48 LQFP48 Pin Number 61/224 88 Pinouts and pin description STM32L433xx Table 15. STM32L433xx pin definitions (continued) - - - - - - - 3 B1 PE4 I/O FT Alternate functions Additional functions - TRACED1, TSC_G7_IO3, SAI1_FS_A, EVENTOUT - - Notes I/O structure Pin type Pin name (function after reset) UFBGA100 LQFP100 Pin functions UFBGA64 LQFP64 SMPS LQFP64 WLCSP64 WLCSP49 UFQFPN48 LQFP48 Pin Number - - - - - - - 4 C2 PE5 I/O FT - TRACED2, TSC_G7_IO4, SAI1_SCK_A, EVENTOUT - - - - - - - 5 D2 PE6 I/O FT - TRACED3, SAI1_SD_A, EVENTOUT RTC_TAMP3/ WKUP3 1 1 1 1 B2 6 E2 VBAT S - - - - EVENTOUT RTC_TAMP1/ RTC_TS/ RTC_OUT/ WKUP2 EVENTOUT OSC32_IN (2) EVENTOUT OSC32_OUT B6 B7 2 2 B7 B8 2 2 A2 7 C1 PC13 I/O FT 3 3 C7 C8 3 3 A1 8 D1 PC14OSC32_ IN (PC14) I/O FT I/O FT 4 4 - - - - - - 5 5 B1 9 E1 - - - - 10 F2 VSS S - - - - - - - - 11 G2 VDD S - - - - 5 5 C1 12 F1 PH0OSC_ IN (PH0) I/O FT - EVENTOUT OSC_IN I/O FT - EVENTOUT OSC_OUT I/O RST - - - - LPTIM1_IN1, I2C3_SCL, LPUART1_RX, LCD_SEG18, LPTIM2_IN1, EVENTOUT ADC1_IN1 6 D6 D7 6 6 D1 13 G1 7 7 D5 D6 7 7 E1 14 H2 NRST 62/224 (2) 4 D7 D8 - (1) 4 C6 C7 6 - (2) PC15OSC32_ OUT (PC15) PH1OSC_ OUT (PH1) - (1) D5 8 8 E3 15 H1 PC0 I/O FT_fla DocID028794 Rev 4 (1) STM32L433xx Pinouts and pin description Table 15. STM32L433xx pin definitions (continued) - - - - - - E8 9 9 E2 E7 10 10 F2 - - - - - - - - - - - - - - 8 8 - - - - - - - - - - - - 9 9 16 17 J2 J3 PC1 PC2 I/O I/O FT_fla FT_la Alternate functions Additional functions - LPTIM1_OUT, I2C3_SDA, LPUART1_TX, LCD_SEG19, EVENTOUT ADC1_IN2 - LPTIM1_IN2, SPI2_MISO, LCD_SEG20, EVENTOUT ADC1_IN3 ADC1_IN4 Notes I/O structure Pin type Pin name (function after reset) UFBGA100 LQFP100 Pin functions UFBGA64 LQFP64 SMPS LQFP64 WLCSP64 WLCSP49 UFQFPN48 LQFP48 Pin Number 18 K2 PC3 I/O FT_a - LPTIM1_ETR, SPI2_MOSI, LCD_VLCD, SAI1_SD_A, LPTIM2_ETR, EVENTOUT - 19 J1 VSSA S - - - - - 20 K1 VREF- S - - - - - - VSSA/ VREF- S - - - - - 21 L1 VREF+ S - - - VREFBUF_OUT - 22 M1 VDDA S - - - - - - VDDA/ VREF+ S - - - - - TIM2_CH1, USART2_CTS, COMP1_OUT, SAI1_EXTCLK, TIM2_ETR, EVENTOUT OPAMP1_VINP, COMP1_INM, ADC1_IN5, RTC_TAMP2/ WKUP1 - TIM2_CH2, I2C1_SMBA, SPI1_SCK, USART2_RTS_DE, LCD_SEG0, TIM15_CH1N, EVENTOUT OPAMP1_VINM, COMP1_INP, ADC1_IN6 E6 E6 11 11 G1 E7 F8 12 12 F1 F7 G8 13 13 H1 10 10 F6 F7 14 14 G2 11 11 G7 G7 15 15 H2 23 24 L2 M2 PA0 PA1 I/O I/O FT_a FT_la DocID028794 Rev 4 63/224 88 Pinouts and pin description STM32L433xx Table 15. STM32L433xx pin definitions (continued) 12 12 E5 F6 16 16 F3 13 13 E4 G6 17 17 G3 25 K3 PA2 I/O FT_la Alternate functions Additional functions - TIM2_CH3, USART2_TX, LPUART1_TX, QUADSPI_BK1_NCS, LCD_SEG1, COMP2_OUT, TIM15_CH1, EVENTOUT COMP2_INM, ADC1_IN7, WKUP4/LSCO OPAMP1_VOUT, COMP2_INP, ADC1_IN8 Notes I/O structure Pin type Pin name (function after reset) UFBGA100 Pin functions LQFP100 UFBGA64 LQFP64 SMPS LQFP64 WLCSP64 WLCSP49 UFQFPN48 LQFP48 Pin Number 26 L3 PA3 I/O TT_la - TIM2_CH4, USART2_RX, LPUART1_RX, QUADSPI_CLK, LCD_SEG2, SAI1_MCLK_A, TIM15_CH2, EVENTOUT - - - H8 18 18 C2 27 E3 VSS S - - - - - - - H7 19 19 D2 28 H3 VDD S - - - - - SPI1_NSS, SPI3_NSS, USART2_CK, SAI1_FS_B, LPTIM2_OUT, EVENTOUT COMP1_INM, COMP2_INM, ADC1_IN9, DAC1_OUT1 - TIM2_CH1, TIM2_ETR, SPI1_SCK, LPTIM2_ETR, EVENTOUT COMP1_INM, COMP2_INM, ADC1_IN10, DAC1_OUT2 - TIM1_BKIN, SPI1_MISO, COMP1_OUT, USART3_CTS, LPUART1_CTS, QUADSPI_BK1_IO3, LCD_SEG3, TIM1_BKIN_COMP2, TIM16_CH1, EVENTOUT ADC1_IN11 14 14 G6 E5 20 20 H3 15 15 F5 F5 21 21 F4 16 16 F4 G5 22 22 G4 64/224 29 30 31 M3 K4 L4 PA4 PA5 PA6 I/O I/O I/O TT_a TT_a FT_la DocID028794 Rev 4 STM32L433xx Pinouts and pin description Table 15. STM32L433xx pin definitions (continued) 17 17 F3 H6 23 23 H4 Alternate functions Additional functions ADC1_IN12 Notes I/O structure Pin type Pin name (function after reset) UFBGA100 LQFP100 Pin functions UFBGA64 LQFP64 SMPS LQFP64 WLCSP64 WLCSP49 UFQFPN48 LQFP48 Pin Number 32 M4 PA7 I/O FT_fla - TIM1_CH1N, I2C3_SCL, SPI1_MOSI, QUADSPI_BK1_IO2, LCD_SEG4, COMP2_OUT, EVENTOUT - - - D4 24 24 H5 33 K5 PC4 I/O FT_la - USART3_TX, LCD_SEG22, EVENTOUT COMP1_INM, ADC1_IN13 - - - E4 25 34 L5 PC5 I/O FT_la - USART3_RX, LCD_SEG23, EVENTOUT COMP1_INP, ADC1_IN14, WKUP5 - TIM1_CH2N, SPI1_NSS, USART3_CK, QUADSPI_BK1_IO1, LCD_SEG5, COMP1_OUT, SAI1_EXTCLK, EVENTOUT ADC1_IN15 - TIM1_CH3N, USART3_RTS_DE, LPUART1_RTS_DE, QUADSPI_BK1_IO0, LCD_SEG6, LPTIM2_IN1, EVENTOUT COMP1_INM, ADC1_IN16 COMP1_INP - H6 18 18 G5 F4 26 25 F5 19 19 G4 H5 27 26 G5 20 20 G3 G4 28 27 G6 35 36 M5 M6 PB0 PB1 I/O I/O FT_la FT_la 37 L6 PB2 I/O FT_a - RTC_OUT, LPTIM1_OUT, I2C3_SMBA, LCD_VLCD, EVENTOUT - - - - - - - 38 M7 PE7 I/O FT - TIM1_ETR, SAI1_SD_B, EVENTOUT - - - - - - - - 39 L7 PE8 I/O FT - TIM1_CH1N, SAI1_SCK_B, EVENTOUT - - - - - - - - 40 M8 PE9 I/O FT - TIM1_CH1, SAI1_FS_B, EVENTOUT - DocID028794 Rev 4 65/224 88 Pinouts and pin description STM32L433xx Table 15. STM32L433xx pin definitions (continued) - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - 21 21 E3 H4 29 28 G7 66/224 41 42 43 L8 M9 L9 44 M10 45 M11 46 M12 47 L10 PE10 PE11 PE12 PE13 PE14 PE15 PB10 I/O I/O I/O I/O I/O I/O I/O FT FT FT FT FT FT FT_fl DocID028794 Rev 4 Alternate functions Additional functions - TIM1_CH2N, TSC_G5_IO1, QUADSPI_CLK, SAI1_MCLK_B, EVENTOUT - - TIM1_CH2, TSC_G5_IO2, QUADSPI_BK1_NCS, EVENTOUT - - TIM1_CH3N, SPI1_NSS, TSC_G5_IO3, QUADSPI_BK1_IO0, EVENTOUT - - TIM1_CH3, SPI1_SCK, TSC_G5_IO4, QUADSPI_BK1_IO1, EVENTOUT - - TIM1_CH4, TIM1_BKIN2, TIM1_BKIN2_ COMP2, SPI1_MISO, QUADSPI_BK1_IO2, EVENTOUT - - TIM1_BKIN, TIM1_BKIN_COMP1, SPI1_MOSI, QUADSPI_BK1_IO3, EVENTOUT - - TIM2_CH3, I2C2_SCL, SPI2_SCK, USART3_TX, LPUART1_RX, TSC_SYNC, QUADSPI_CLK, LCD_SEG10, COMP1_OUT, SAI1_SCK_A, EVENTOUT - Notes I/O structure Pin type Pin name (function after reset) UFBGA100 LQFP100 Pin functions UFBGA64 LQFP64 SMPS LQFP64 WLCSP64 WLCSP49 UFQFPN48 LQFP48 Pin Number STM32L433xx Pinouts and pin description Table 15. STM32L433xx pin definitions (continued) Alternate functions Additional functions - Notes I/O structure Pin type Pin name (function after reset) UFBGA100 LQFP100 Pin functions UFBGA64 LQFP64 SMPS LQFP64 WLCSP64 WLCSP49 UFQFPN48 LQFP48 Pin Number 48 L11 PB11 I/O FT_fl - TIM2_CH4, I2C2_SDA, USART3_RX, LPUART1_TX, QUADSPI_BK1_NCS, LCD_SEG11, COMP2_OUT, EVENTOUT - - VDD12 S - - - - 23 23 G2 H2 31 31 D6 49 F12 VSS S - - - - 24 24 G1 H1 32 32 E6 50 G12 VDD S - - - - - TIM1_BKIN, TIM1_BKIN_COMP2, I2C2_SMBA, SPI2_NSS, USART3_CK, LPUART1_RTS_DE, TSC_G1_IO1, LCD_SEG12, SWPMI1_IO, SAI1_FS_A, TIM15_BKIN, EVENTOUT - - TIM1_CH1N, I2C2_SCL, SPI2_SCK, USART3_CTS, LPUART1_CTS, TSC_G1_IO2, LCD_SEG13, SWPMI1_TX, SAI1_SCK_A, TIM15_CH1N, EVENTOUT - - TIM1_CH2N, I2C2_SDA, SPI2_MISO, USART3_RTS_DE, TSC_G1_IO3, LCD_SEG14, SWPMI1_RX, SAI1_MCLK_A, TIM15_CH1, EVENTOUT - 22 22 F2 H3 30 29 H7 - - - - - 30 - 25 25 F1 G3 33 33 H8 26 26 E2 G2 34 34 G8 27 27 E1 G1 35 35 F8 51 52 53 L12 K12 K11 PB12 PB13 PB14 I/O I/O I/O FT_l FT_fl FT_fl DocID028794 Rev 4 67/224 88 Pinouts and pin description STM32L433xx Table 15. STM32L433xx pin definitions (continued) 28 28 D3 F2 36 36 F7 Alternate functions Additional functions - Notes I/O structure Pin type Pin name (function after reset) UFBGA100 LQFP100 Pin functions UFBGA64 LQFP64 SMPS LQFP64 WLCSP64 WLCSP49 UFQFPN48 LQFP48 Pin Number 54 K10 PB15 I/O FT_l - RTC_REFIN, TIM1_CH3N, SPI2_MOSI, TSC_G1_IO4, LCD_SEG15, SWPMI1_SUSPEND, SAI1_SD_A, TIM15_CH2, EVENTOUT - - - - - - - 55 K9 PD8 I/O FT_l - USART3_TX, LCD_SEG28, EVENTOUT - - - - - - - - 56 K8 PD9 I/O FT_l - USART3_RX, LCD_SEG29, EVENTOUT - - USART3_CK, TSC_G6_IO1, LCD_SEG30, EVENTOUT - - USART3_CTS, TSC_G6_IO2, LCD_SEG31, LPTIM2_ETR, EVENTOUT - - USART3_RTS_DE, TSC_G6_IO3, LCD_SEG32, LPTIM2_IN1, EVENTOUT - - - - - - - - - - - - - - - - - - - - - - - 57 58 59 J12 J11 J10 PD10 PD11 PD12 I/O I/O I/O FT_l FT_l FT_l - - - - - - - 60 H12 PD13 I/O FT_l - TSC_G6_IO4, LCD_SEG33, LPTIM2_OUT, EVENTOUT - - - - - - - 61 H11 PD14 I/O FT_l - LCD_SEG34, EVENTOUT - - - - - - - - 62 H10 PD15 I/O FT_l - LCD_SEG35, EVENTOUT - - TSC_G4_IO1, LCD_SEG24, SDMMC1_D6, EVENTOUT - - - 68/224 - F1 37 37 F6 63 E12 PC6 I/O FT_l DocID028794 Rev 4 STM32L433xx Pinouts and pin description Table 15. STM32L433xx pin definitions (continued) - - - - - - - - - E1 38 38 E7 F3 39 39 E8 E2 40 40 D8 29 29 D1 E3 41 41 D7 30 30 D2 D1 42 42 C7 31 31 C2 D2 43 43 C6 32 32 C1 D3 44 44 C8 64 65 66 67 68 69 70 E11 E10 D12 D11 D10 C12 B12 PC7 PC8 PC9 PA8 PA9 PA10 PA11 I/O I/O I/O I/O I/O I/O I/O FT_l FT_l FT_l FT_l FT_fl FT_fl FT_u DocID028794 Rev 4 Alternate functions Additional functions - TSC_G4_IO2, LCD_SEG25, SDMMC1_D7, EVENTOUT - - TSC_G4_IO3, LCD_SEG26, SDMMC1_D0, EVENTOUT - - TSC_G4_IO4, USB_NOE, LCD_SEG27, SDMMC1_D1, EVENTOUT - - MCO, TIM1_CH1, USART1_CK, LCD_COM0, SWPMI1_IO, SAI1_SCK_A, LPTIM2_OUT, EVENTOUT - - TIM1_CH2, I2C1_SCL, USART1_TX, LCD_COM1, SAI1_FS_A, TIM15_BKIN, EVENTOUT - - TIM1_CH3, I2C1_SDA, USART1_RX, USB_CRS_SYNC, LCD_COM2, SAI1_SD_A, EVENTOUT - - TIM1_CH4, TIM1_BKIN2, SPI1_MISO, COMP1_OUT, USART1_CTS, CAN1_RX, USB_DM, TIM1_BKIN2_ COMP1, EVENTOUT - Notes I/O structure Pin type Pin name (function after reset) UFBGA100 Pin functions LQFP100 UFBGA64 LQFP64 SMPS LQFP64 WLCSP64 WLCSP49 UFQFPN48 LQFP48 Pin Number 69/224 88 Pinouts and pin description STM32L433xx Table 15. STM32L433xx pin definitions (continued) 33 33 C3 C1 45 45 B8 71 I/O FT_u Alternate functions Additional functions - TIM1_ETR, SPI1_MOSI, USART1_RTS_DE, CAN1_TX, USB_DP, EVENTOUT - - Notes I/O structure Pin type Pin name (function after reset) UFBGA100 LQFP100 Pin functions UFBGA64 LQFP64 SMPS LQFP64 WLCSP64 WLCSP49 UFQFPN48 LQFP48 Pin Number A12 PA12 I/O FT (3) JTMS-SWDIO, IR_OUT, USB_NOE, SWPMI1_TX, SAI1_SD_B, EVENTOUT 34 34 B2 C2 46 46 A8 72 A11 PA13 (JTMSSWDIO) 35 35 B1 B1 47 47 D5 - - VSS S - - - - 36 36 A1 A1 48 48 E5 73 C11 VDD USB S - - - - - - - - - - - 74 F11 VSS S - - - - - - - - - - - 75 G11 VDD S - - - - (3) JTCK-SWCLK, LPTIM1_OUT, I2C1_SMBA, SWPMI1_RX, SAI1_FS_B, EVENTOUT - 37 37 A2 B2 49 49 A7 38 38 B3 A2 50 50 A6 - - 70/224 - C3 51 51 B7 76 77 78 A10 A9 B11 PA14 (JTCKSWCLK) PA15 (JTDI) PC10 I/O I/O I/O FT FT_l FT_l DocID028794 Rev 4 JTDI, TIM2_CH1, TIM2_ETR, USART2_RX, SPI1_NSS, SPI3_NSS, (3) USART3_RTS_DE, TSC_G3_IO1, LCD_SEG17, SWPMI1_SUSPEND, EVENTOUT - SPI3_SCK, USART3_TX, TSC_G3_IO2, LCD_COM4/ LCD_SEG28/ LCD_SEG40, SDMMC1_D2, EVENTOUT - - STM32L433xx Pinouts and pin description Table 15. STM32L433xx pin definitions (continued) - - - B3 52 52 B6 - - - - - - - - - - - - - - - - - - - - - - - - - 79 PC11 I/O FT_l Additional functions - SPI3_MISO, USART3_RX, TSC_G3_IO3, LCD_COM5/ LCD_SEG29/ LCD_SEG41, SDMMC1_D3, EVENTOUT - - Notes I/O structure Pin type Pin name (function after reset) UFBGA100 C10 Alternate functions 80 B10 PC12 I/O FT_l - SPI3_MOSI, USART3_CK, TSC_G3_IO4, LCD_COM6/ LCD_SEG30/ LCD_SEG42, SDMMC1_CK, EVENTOUT - 81 C9 PD0 I/O FT - SPI2_NSS, CAN1_RX, EVENTOUT - - 82 B9 PD1 I/O FT - SPI2_SCK, CAN1_TX, EVENTOUT - - USART3_RTS_DE, TSC_SYNC, LCD_COM7/ LCD_SEG31/ LCD_SEG43, SDMMC1_CMD, EVENTOUT - - SPI2_MISO, USART2_CTS, QUADSPI_BK2_NCS, EVENTOUT - - - A3 53 53 C5 A4 54 LQFP100 Pin functions UFBGA64 LQFP64 SMPS LQFP64 WLCSP64 WLCSP49 UFQFPN48 LQFP48 Pin Number B5 - 83 84 C8 B8 PD2 PD3 I/O I/O FT_l FT - - - - - - - 85 B7 PD4 I/O FT - SPI2_MOSI, USART2_RTS_DE, QUADSPI_BK2_IO0, EVENTOUT - - - - - - - 86 A6 PD5 I/O FT - USART2_TX, QUADSPI_BK2_IO1, EVENTOUT DocID028794 Rev 4 71/224 88 Pinouts and pin description STM32L433xx Table 15. STM32L433xx pin definitions (continued) Alternate functions Additional functions - Notes I/O structure Pin type Pin name (function after reset) UFBGA100 LQFP100 Pin functions UFBGA64 LQFP64 SMPS LQFP64 WLCSP64 WLCSP49 UFQFPN48 LQFP48 Pin Number - - - - - - - 87 B6 PD6 I/O FT - USART2_RX, QUADSPI_BK2_IO2, SAI1_SD_A, EVENTOUT - - - - - - - 88 A5 PD7 I/O FT - USART2_CK, QUADSPI_BK2_IO3, EVENTOUT - FT_la (3) JTDO-TRACESWO, TIM2_CH2, SPI1_SCK, SPI3_SCK, USART1_RTS_DE, LCD_SEG7, SAI1_SCK_B, EVENTOUT COMP2_INM FT_fla (3) NJTRST, I2C3_SDA, SPI1_MISO, SPI3_MISO, USART1_CTS, TSC_G2_IO1, LCD_SEG8, SAI1_MCLK_B, EVENTOUT COMP2_INP - LPTIM1_IN1, I2C1_SMBA, SPI1_MOSI, SPI3_MOSI, USART1_CK, TSC_G2_IO2, LCD_SEG9, COMP2_OUT, SAI1_SD_B, TIM16_BKIN, EVENTOUT - - LPTIM1_ETR, I2C1_SCL, USART1_TX, TSC_G2_IO3, SAI1_FS_B, TIM16_CH1N, EVENTOUT COMP2_INP 39 39 A3 A5 55 54 A5 40 40 A4 B4 56 55 A4 41 41 B4 C4 57 56 C4 42 42 C4 B5 58 57 D3 72/224 89 90 91 92 A8 A7 C5 B5 PB3 (JTDOTRACE SWO) PB4 (NJTRST) PB5 PB6 I/O I/O I/O I/O FT_l FT_fa DocID028794 Rev 4 STM32L433xx Pinouts and pin description Table 15. STM32L433xx pin definitions (continued) Alternate functions Additional functions COMP2_INM, PVD_IN Notes I/O structure Pin type Pin name (function after reset) UFBGA100 LQFP100 Pin functions UFBGA64 LQFP64 SMPS LQFP64 WLCSP64 WLCSP49 UFQFPN48 LQFP48 Pin Number 43 43 D4 A6 59 58 C3 93 B4 PB7 I/O FT_fla - LPTIM1_IN2, I2C1_SDA, USART1_RX, TSC_G2_IO4, LCD_SEG21, EVENTOUT 44 44 A5 C5 60 59 B4 94 A4 PH3BOOT0 I/O - - EVENTOUT - - I2C1_SCL, CAN1_RX, LCD_SEG16, SDMMC1_D4, SAI1_MCLK_A, TIM16_CH1, EVENTOUT - - 45 45 B5 C6 61 60 B3 46 46 C5 B6 62 61 A3 95 A3 PB8 I/O FT_fl 96 B3 PB9 I/O FT_fl - IR_OUT, I2C1_SDA, SPI2_NSS, CAN1_TX, LCD_COM3, SDMMC1_D5, SAI1_FS_A, EVENTOUT - - - - - 62 - - - VDD12 S - - - - - - - - - - - 97 C3 PE0 I/O FT_l - LCD_SEG36, TIM16_CH1, EVENTOUT - - - - - - - - 98 A2 PE1 I/O FT_l - LCD_SEG37, EVENTOUT - 99 D3 VSS S - - - - 48 48 A7 A8 64 64 E4 100 C4 VDD S - - - - 47 47 A6 A7 63 63 D4 1. PC13, PC14 and PC15 are supplied through the power switch. Since the switch only sinks a limited amount of current (3 mA), the use of GPIOs PC13 to PC15 in output mode is limited: - The speed should not exceed 2 MHz with a maximum load of 30 pF - These GPIOs must not be used as current sources (e.g. to drive an LED). 2. After a Backup domain power-up, PC13, PC14 and PC15 operate as GPIOs. Their function then depends on the content of the RTC registers which are not reset by the system reset. For details on how to manage these GPIOs, refer to the Backup domain and RTC register descriptions in the RM0394 reference manual. 3. After reset, these pins are configured as JTAG/SW debug alternate functions, and the internal pull-up on PA15, PA13, PB4 pins and the internal pull-down on PA14 pin are activated. DocID028794 Rev 4 73/224 88 AF0 AF1 AF2 AF3 AF4 AF5 AF6 AF7 SYS_AF TIM1/TIM2/ LPTIM1 TIM1/TIM2 USART2 I2C1/I2C2/I2C3 SPI1/SPI2 SPI3 USART1/ USART2/ USART3 PA0 - TIM2_CH1 - - - - - USART2_CTS PA1 - TIM2_CH2 - - I2C1_SMBA SPI1_SCK - USART2_RTS_ DE PA2 - TIM2_CH3 - - - - - USART2_TX PA3 - TIM2_CH4 - - - - - USART2_RX PA4 - - - - - SPI1_NSS SPI3_NSS USART2_CK PA5 - TIM2_CH1 TIM2_ETR - - SPI1_SCK - - PA6 - TIM1_BKIN - - - SPI1_MISO COMP1_OUT USART3_CTS PA7 - TIM1_CH1N - - I2C3_SCL SPI1_MOSI - - PA8 MCO TIM1_CH1 - - - - - USART1_CK PA9 - TIM1_CH2 - - I2C1_SCL - - USART1_TX PA10 - TIM1_CH3 - - I2C1_SDA - - USART1_RX PA11 - TIM1_CH4 TIM1_BKIN2 - - SPI1_MISO COMP1_OUT USART1_CTS PA12 - TIM1_ETR - - - SPI1_MOSI - USART1_RTS_ DE PA13 JTMS-SWDIO IR_OUT - - - - - - PA14 JTCK-SWCLK LPTIM1_OUT - - I2C1_SMBA - - - PA15 JTDI TIM2_CH1 TIM2_ETR USART2_RX - SPI1_NSS SPI3_NSS USART3_RTS_ DE Port DocID028794 Rev 4 Port A Pinouts and pin description 74/224 Table 16. Alternate function AF0 to AF7 (for AF8 to AF15 see Table 17) STM32L433xx AF1 AF2 AF3 AF4 AF5 AF6 AF7 SYS_AF TIM1/TIM2/ LPTIM1 TIM1/TIM2 USART2 I2C1/I2C2/I2C3 SPI1/SPI2 SPI3 USART1/ USART2/ USART3 PB0 - TIM1_CH2N - - - SPI1_NSS - USART3_CK PB1 - TIM1_CH3N - - - - - USART3_RTS_ DE PB2 RTC_OUT LPTIM1_OUT - - I2C3_SMBA - - - PB3 JTDOTRACESWO TIM2_CH2 - - - SPI1_SCK SPI3_SCK USART1_RTS_ DE PB4 NJTRST - - - I2C3_SDA SPI1_MISO SPI3_MISO USART1_CTS PB5 - LPTIM1_IN1 - - I2C1_SMBA SPI1_MOSI SPI3_MOSI USART1_CK PB6 - LPTIM1_ETR - - I2C1_SCL - - USART1_TX PB7 - LPTIM1_IN2 - - I2C1_SDA - - USART1_RX PB8 - - - - I2C1_SCL - - - PB9 - IR_OUT - - I2C1_SDA SPI2_NSS - - PB10 - TIM2_CH3 - - I2C2_SCL SPI2_SCK - USART3_TX PB11 - TIM2_CH4 - - I2C2_SDA - - USART3_RX PB12 - TIM1_BKIN - TIM1_BKIN_ COMP2 I2C2_SMBA SPI2_NSS - USART3_CK PB13 - TIM1_CH1N - - I2C2_SCL SPI2_SCK - USART3_CTS PB14 - TIM1_CH2N - - I2C2_SDA SPI2_MISO - USART3_RTS_ DE PB15 RTC_REFIN TIM1_CH3N - - - SPI2_MOSI - - Port Port B DocID028794 Rev 4 Port B 75/224 Pinouts and pin description AF0 STM32L433xx Table 16. Alternate function AF0 to AF7 (for AF8 to AF15 see Table 17) (continued) AF0 AF1 AF2 AF3 AF4 AF5 AF6 AF7 SYS_AF TIM1/TIM2/ LPTIM1 TIM1/TIM2 USART2 I2C1/I2C2/I2C3 SPI1/SPI2 SPI3 USART1/ USART2/ USART3 PC0 - LPTIM1_IN1 - - I2C3_SCL - - - PC1 - LPTIM1_OUT - - I2C3_SDA - - - PC2 - LPTIM1_IN2 - - - SPI2_MISO - - PC3 - LPTIM1_ETR - - - SPI2_MOSI - - PC4 - - - - - - - USART3_TX PC5 - - - - - - - USART3_RX PC6 - - - - - - - - PC7 - - - - - - - - PC8 - - - - - - - - PC9 - - - - - - - - PC10 - - - - - - SPI3_SCK USART3_TX PC11 - - - - - - SPI3_MISO USART3_RX PC12 - - - - - - SPI3_MOSI USART3_CK PC13 - - - - - - - - PC14 - - - - - - - - PC15 - - - - - - - - Port Port C DocID028794 Rev 4 Port C Pinouts and pin description 76/224 Table 16. Alternate function AF0 to AF7 (for AF8 to AF15 see Table 17) (continued) STM32L433xx AF1 AF2 AF3 AF4 AF5 AF6 AF7 SYS_AF TIM1/TIM2/ LPTIM1 TIM1/TIM2 USART2 I2C1/I2C2/I2C3 SPI1/SPI2 SPI3 USART1/ USART2/ USART3 PD0 - - - - - SPI2_NSS - - PD1 - - - - - SPI2_SCK - - PD2 - - - - - - - USART3_RTS_ DE PD3 - - - - - SPI2_MISO - USART2_CTS PD4 - - - - - SPI2_MOSI - USART2_RTS_ DE PD5 - - - - - - - USART2_TX PD6 - - - - - - - USART2_RX PD7 - - - - - - - USART2_CK PD8 - - - - - - - USART3_TX PD9 - - - - - - - USART3_RX PD10 - - - - - - - USART3_CK PD11 - - - - - - - USART3_CTS PD12 - - - - - - - USART3_RTS_ DE PD13 - - - - - - - - PD14 - - - - - - - - PD15 - - - - - - - - PE0 - - - - - - - - Port DocID028794 Rev 4 Port D Port E 77/224 Pinouts and pin description AF0 STM32L433xx Table 16. Alternate function AF0 to AF7 (for AF8 to AF15 see Table 17) (continued) AF1 AF2 AF3 AF4 AF5 AF6 AF7 SYS_AF TIM1/TIM2/ LPTIM1 TIM1/TIM2 USART2 I2C1/I2C2/I2C3 SPI1/SPI2 SPI3 USART1/ USART2/ USART3 PE1 - - - - - - - - PE2 TRACECK - - - - - - - PE3 TRACED0 - - - - - - - PE4 TRACED1 - - - - - - - PE5 TRACED2 - - - - - - - PE6 TRACED3 - - - - - - - PE7 - TIM1_ETR - - - - - - PE8 - TIM1_CH1N - - - - - - PE9 - TIM1_CH1 - - - - - - PE10 - TIM1_CH2N - - - - - - PE11 - TIM1_CH2 - - - - - - PE12 - TIM1_CH3N - - - SPI1_NSS - - PE13 - TIM1_CH3 - - - SPI1_SCK - - PE14 - TIM1_CH4 TIM1_BKIN2 TIM1_BKIN2_ COMP2 - SPI1_MISO - - PE15 - TIM1_BKIN - TIM1_BKIN_ COMP1 - SPI1_MOSI - - PH0 - - - - - - - - PH1 - - - - - - - - PH3 - - - - - - - - Port DocID028794 Rev 4 Port E Port H STM32L433xx AF0 Pinouts and pin description 78/224 Table 16. Alternate function AF0 to AF7 (for AF8 to AF15 see Table 17) (continued) AF8 AF9 AF10 AF11 AF12 AF13 AF14 AF15 SAI1 TIM2/TIM15/ TIM16/LPTIM2 EVENTOUT CAN1/TSC USB/QUADSPI LCD PA0 - - - - COMP1_OUT SAI1_EXTCLK TIM2_ETR EVENTOUT PA1 - - - LCD_SEG0 - - TIM15_CH1N EVENTOUT PA2 LPUART1_TX - QUADSPI_ BK1_NCS LCD_SEG1 COMP2_OUT - TIM15_CH1 EVENTOUT PA3 LPUART1_RX - QUADSPI_CLK LCD_SEG2 - SAI1_MCLK_A TIM15_CH2 EVENTOUT PA4 - - - - - SAI1_FS_B LPTIM2_OUT EVENTOUT PA5 - - - - - - LPTIM2_ETR EVENTOUT PA6 LPUART1_CTS - QUADSPI_ BK1_IO3 LCD_SEG3 TIM1_BKIN_ COMP2 - TIM16_CH1 EVENTOUT PA7 - - QUADSPI_ BK1_IO2 DocID028794 Rev 4 Port A LCD_SEG4 COMP2_OUT - - EVENTOUT PA8 - - - LCD_COM0 SWPMI1_IO SAI1_SCK_A LPTIM2_OUT EVENTOUT PA9 - - - LCD_COM1 - SAI1_FS_A TIM15_BKIN EVENTOUT PA10 - - USB_CRS_ SYNC LCD_COM2 - SAI1_SD_A - EVENTOUT PA11 - CAN1_RX USB_DM - TIM1_BKIN2_ COMP1 - - EVENTOUT PA12 - CAN1_TX USB_DP - - - - EVENTOUT PA13 - - USB_NOE - SWPMI1_TX SAI1_SD_B - EVENTOUT PA14 - - - - SWPMI1_RX SAI1_FS_B - EVENTOUT PA15 - TSC_G3_IO1 - LCD_SEG17 SWPMI1_ SUSPEND - - EVENTOUT 79/224 Pinouts and pin description LPUART1 SDMMC1/ COMP1/ COMP2/ SWPMI1 Port STM32L433xx Table 17. Alternate function AF8 to AF15 (for AF0 to AF7 see Table 16) AF8 AF9 AF10 AF11 AF12 AF13 AF14 AF15 SAI1 TIM2/TIM15/ TIM16/LPTIM2 EVENTOUT CAN1/TSC USB/QUADSPI LCD PB0 - - QUADSPI_ BK1_IO1 LCD_SEG5 COMP1_OUT SAI1_EXTCLK - EVENTOUT PB1 LPUART1_RTS _DE - QUADSPI_ BK1_IO0 LCD_SEG6 - - LPTIM2_IN1 EVENTOUT PB2 - - - LCD_VLCD - - - EVENTOUT PB3 - - - LCD_SEG7 - SAI1_SCK_B - EVENTOUT PB4 - TSC_G2_IO1 - LCD_SEG8 - SAI1_MCLK_B - EVENTOUT PB5 - TSC_G2_IO2 - LCD_SEG9 COMP2_OUT SAI1_SD_B TIM16_BKIN EVENTOUT PB6 - TSC_G2_IO3 - - - SAI1_FS_B TIM16_CH1N EVENTOUT DocID028794 Rev 4 Port B PB7 - TSC_G2_IO4 - LCD_SEG21 - - - EVENTOUT PB8 - CAN1_RX - LCD_SEG16 SDMMC1_D4 SAI1_MCLK_A TIM16_CH1 EVENTOUT PB9 - CAN1_TX - LCD_COM3 SDMMC1_D5 SAI1_FS_A - EVENTOUT PB10 LPUART1_RX TSC_SYNC QUADSPI_CLK LCD_SEG10 COMP1_OUT SAI1_SCK_A - EVENTOUT PB11 LPUART1_TX - QUADSPI_ BK1_NCS LCD_SEG11 COMP2_OUT - - EVENTOUT PB12 LPUART1_RTS _DE TSC_G1_IO1 - LCD_SEG12 SWPMI1_IO SAI1_FS_A TIM15_BKIN EVENTOUT PB13 LPUART1_CTS TSC_G1_IO2 - LCD_SEG13 SWPMI1_TX SAI1_SCK_A TIM15_CH1N EVENTOUT PB14 - TSC_G1_IO3 - LCD_SEG14 SWPMI1_RX SAI1_MCLK_A TIM15_CH1 EVENTOUT PB15 - TSC_G1_IO4 - LCD_SEG15 SWPMI1_ SUSPEND SAI1_SD_A TIM15_CH2 EVENTOUT STM32L433xx LPUART1 SDMMC1/ COMP1/ COMP2/ SWPMI1 Port Pinouts and pin description 80/224 Table 17. Alternate function AF8 to AF15 (for AF0 to AF7 see Table 16) (continued) AF8 AF9 AF10 AF11 AF12 AF13 AF14 AF15 SAI1 TIM2/TIM15/ TIM16/LPTIM2 EVENTOUT CAN1/TSC USB/QUADSPI LCD PC0 LPUART1_RX - - LCD_SEG18 - - LPTIM2_IN1 EVENTOUT Port C PC1 LPUART1_TX - - LCD_SEG19 - - - EVENTOUT PC2 - - - LCD_SEG20 - - - EVENTOUT PC3 - - - LCD_VLCD - SAI1_SD_A LPTIM2_ETR EVENTOUT PC4 - - - LCD_SEG22 - - - EVENTOUT PC5 - - - LCD_SEG23 - - - EVENTOUT PC6 - TSC_G4_IO1 - LCD_SEG24 SDMMC1_D6 - - EVENTOUT PC7 - TSC_G4_IO2 - LCD_SEG25 SDMMC1_D7 - - EVENTOUT PC8 - TSC_G4_IO3 - LCD_SEG26 SDMMC1_D0 - - EVENTOUT PC9 - TSC_G4_IO4 USB_NOE LCD_SEG27 SDMMC1_D1 - - EVENTOUT PC10 - TSC_G3_IO2 - LCD_COM4/ LCD_SEG28/ LCD_SEG40 DocID028794 Rev 4 Port C SDMMC1_D2 - - EVENTOUT PC11 - TSC_G3_IO3 - LCD_COM5/ LCD_SEG29/ LCD_SEG41 SDMMC1_D3 - - EVENTOUT PC12 - TSC_G3_IO4 - LCD_COM6/ LCD_SEG30/ LCD_SEG42 SDMMC1_CK - - EVENTOUT PC13 - - - - - - - EVENTOUT PC14 - - - - - - - EVENTOUT PC15 - - - - - - - EVENTOUT 81/224 Pinouts and pin description LPUART1 SDMMC1/ COMP1/ COMP2/ SWPMI1 Port STM32L433xx Table 17. Alternate function AF8 to AF15 (for AF0 to AF7 see Table 16) (continued) AF8 AF9 AF10 AF11 AF12 AF13 AF14 AF15 SAI1 TIM2/TIM15/ TIM16/LPTIM2 EVENTOUT CAN1/TSC USB/QUADSPI LCD PD0 - CAN1_RX - - - - - EVENTOUT PD1 - CAN1_TX - - - - - EVENTOUT PD2 - TSC_SYNC - LCD_COM7/ LCD_SEG31/ LCD_SEG43 SDMMC1_ CMD - - EVENTOUT PD3 - - QUADSPI_BK2 _NCS - - - - EVENTOUT PD4 - - QUADSPI_BK2 _IO0 - - - - EVENTOUT PD5 - - QUADSPI_BK2 _IO1 - - - - EVENTOUT PD6 - - QUADSPI_BK2 _IO2 - - SAI1_SD_A - EVENTOUT PD7 - - QUADSPI_BK2 _IO3 - - - - EVENTOUT PD8 - - - LCD_SEG28 - - - EVENTOUT PD9 - - - LCD_SEG29 - - - EVENTOUT PD10 - TSC_G6_IO1 - LCD_SEG30 - - - EVENTOUT PD11 - TSC_G6_IO2 - LCD_SEG31 - - LPTIM2_ETR EVENTOUT PD12 - TSC_G6_IO3 - LCD_SEG32 - - LPTIM2_IN1 EVENTOUT PD13 - TSC_G6_IO4 - LCD_SEG33 - - LPTIM2_OUT EVENTOUT PD14 - - - LCD_SEG34 - - - EVENTOUT PD15 - - - LCD_SEG35 - - - EVENTOUT Port D DocID028794 Rev 4 Port D STM32L433xx LPUART1 SDMMC1/ COMP1/ COMP2/ SWPMI1 Port Pinouts and pin description 82/224 Table 17. Alternate function AF8 to AF15 (for AF0 to AF7 see Table 16) (continued) AF8 AF9 AF10 AF11 AF12 AF13 AF14 AF15 SAI1 TIM2/TIM15/ TIM16/LPTIM2 EVENTOUT CAN1/TSC USB/QUADSPI LCD PE0 - - - LCD_SEG36 - - TIM16_CH1 EVENTOUT PE1 - - - LCD_SEG37 - - - EVENTOUT Port E PE2 - TSC_G7_IO1 - LCD_SEG38 - SAI1_MCLK_A - EVENTOUT PE3 - TSC_G7_IO2 - LCD_SEG39 - SAI1_SD_B - EVENTOUT PE4 - TSC_G7_IO3 - - - SAI1_FS_A - EVENTOUT PE5 - TSC_G7_IO4 - - - SAI1_SCK_A - EVENTOUT PE6 - - - - - SAI1_SD_A - EVENTOUT PE7 - - - - - SAI1_SD_B - EVENTOUT PE8 - - - - - SAI1_SCK_B - EVENTOUT PE9 - - - - - SAI1_FS_B - EVENTOUT PE10 - TSC_G5_IO1 QUADSPI_CLK - - SAI1_MCLK_B - EVENTOUT DocID028794 Rev 4 Port E PE11 - TSC_G5_IO2 QUADSPI_BK1 _NCS - - - - EVENTOUT PE12 - TSC_G5_IO3 QUADSPI_BK1 _IO0 - - - - EVENTOUT PE13 - TSC_G5_IO4 QUADSPI_BK1 _IO1 - - - - EVENTOUT PE14 - - QUADSPI_BK1 _IO2 - - - - EVENTOUT PE15 - - QUADSPI_BK1 _IO3 - - - - EVENTOUT 83/224 Pinouts and pin description LPUART1 SDMMC1/ COMP1/ COMP2/ SWPMI1 Port STM32L433xx Table 17. Alternate function AF8 to AF15 (for AF0 to AF7 see Table 16) (continued) AF8 AF9 AF10 AF11 AF12 AF13 AF14 AF15 SAI1 TIM2/TIM15/ TIM16/LPTIM2 EVENTOUT LPUART1 CAN1/TSC USB/QUADSPI LCD SDMMC1/ COMP1/ COMP2/ SWPMI1 PH0 - - - - - - - EVENTOUT PH1 - - - - - - - EVENTOUT PH3 - - - - - - - EVENTOUT Port Port H Pinouts and pin description 84/224 Table 17. Alternate function AF8 to AF15 (for AF0 to AF7 see Table 16) (continued) DocID028794 Rev 4 STM32L433xx STM32L433xx 5 Memory mapping Memory mapping Figure 14. STM32L433xx memory map [)))))))) [%))))))) &RUWH[0 ZLWK)38 ,QWHUQDO 3HULSKHUDOV 5HVHUYHG [$ 48$'63,UHJLVWHUV [$ [( [))))))) 5HVHUYHG [& $+% [ [& 48$'63, UHJLVWHUV $+% [ [$ [ [$ 48$'63,)ODVK EDQN [ 5HVHUYHG [ 5HVHUYHG $3% [ 5HVHUYHG [ $3% [ [))))))) [ 5HVHUYHG [ [))) [))) 2SWLRQV%\WHV 5HVHUYHG [))) 3HULSKHUDOV [ 273DUHD [))) 6\VWHPPHPRU\ [& [ 65$0 65$0 [))) 5HVHUYHG [ 65$0 [ 5HVHUYHG &2'( [ )ODVKPHPRU\ [ [ [ 5HVHUYHG [ 5HVHUYHG )ODVKV\VWHPPHPRU\ RU65$0GHSHQGLQJRQ %227FRQILJXUDWLRQ 06Y9 DocID028794 Rev 4 85/224 88 Memory mapping STM32L433xx Table 18. STM32L433xx memory map and peripheral register boundary addresses(1) Bus AHB2 - AHB1 APB2 86/224 Boundary address Size(bytes) Peripheral 0x5006 0800 - 0x5006 0BFF 1 KB 0x5004 0400 - 0x5006 07FF 158 KB 0x5004 0000 - 0x5004 03FF 1 KB ADC 0x5000 0000 - 0x5003 FFFF 16 KB Reserved 0x4800 2000 - 0x4FFF FFFF ~127 MB Reserved 0x4800 1C00 - 0x4800 1FFF 1 KB GPIOH 0x4800 1400 - 0x4800 1BFF 2 KB Reserved 0x4800 1000 - 0x4800 13FF 1 KB GPIOE 0x4800 0C00 - 0x4800 0FFF 1 KB GPIOD 0x4800 0800 - 0x4800 0BFF 1 KB GPIOC 0x4800 0400 - 0x4800 07FF 1 KB GPIOB 0x4800 0000 - 0x4800 03FF 1 KB GPIOA 0x4002 4400 - 0x47FF FFFF ~127 MB 0x4002 4000 - 0x4002 43FF 1 KB TSC 0x4002 3400 - 0x4002 3FFF 1 KB Reserved 0x4002 3000 - 0x4002 33FF 1 KB CRC 0x4002 2400 - 0x4002 2FFF 3 KB Reserved 0x4002 2000 - 0x4002 23FF 1 KB FLASH registers 0x4002 1400 - 0x4002 1FFF 3 KB Reserved 0x4002 1000 - 0x4002 13FF 1 KB RCC 0x4002 0800 - 0x4002 0FFF 2 KB Reserved 0x4002 0400 - 0x4002 07FF 1 KB DMA2 0x4002 0000 - 0x4002 03FF 1 KB DMA1 0x4001 5800 - 0x4001 FFFF 42 KB Reserved 0x4001 5400 - 0x4000 57FF 1 KB SAI1 0x4001 4800 - 0x4000 53FF 3 KB Reserved 0x4001 4400 - 0x4001 47FF 1 KB TIM16 0x4001 4000 - 0x4001 43FF 1 KB TIM15 0x4001 3C00 - 0x4001 3FFF 1 KB Reserved 0x4001 3800 - 0x4001 3BFF 1 KB USART1 0x4001 3400 - 0x4001 37FF 1 KB Reserved DocID028794 Rev 4 RNG Reserved Reserved STM32L433xx Memory mapping Table 18. STM32L433xx memory map and peripheral register boundary addresses(1) (continued) Bus APB2 Boundary address Size(bytes) 0x4001 3000 - 0x4001 33FF 1 KB SPI1 0x4001 2C00 - 0x4001 2FFF 1 KB TIM1 0x4001 2800 - 0x4001 2BFF 1 KB SDMMC1 0x4001 2000 - 0x4001 27FF 2 KB Reserved 0x4001 1C00 - 0x4001 1FFF 1 KB FIREWALL 0x4001 0800- 0x4001 1BFF 5 KB Reserved 0x4001 0400 - 0x4001 07FF 1 KB EXTI 0x4001 0200 - 0x4001 03FF 0x4001 0030 - 0x4001 01FF COMP 1 KB 0x4001 0000 - 0x4001 002F APB1 Peripheral VREFBUF SYSCFG 0x4000 9800 - 0x4000 FFFF 26 KB Reserved 0x4000 9400 - 0x4000 97FF 1 KB LPTIM2 0x4000 8C00 - 0x4000 93FF 2 KB Reserved 0x4000 8800 - 0x4000 8BFF 1 KB SWPMI1 0x4000 8400 - 0x4000 87FF 1 KB Reserved 0x4000 8000 - 0x4000 83FF 1 KB LPUART1 0x4000 7C00 - 0x4000 7FFF 1 KB LPTIM1 0x4000 7800 - 0x4000 7BFF 1 KB OPAMP 0x4000 7400 - 0x4000 77FF 1 KB DAC 0x4000 7000 - 0x4000 73FF 1 KB PWR 0x4000 6C00 - 0x4000 6FFF 1 KB USB SRAM 0x4000 6800 - 0x4000 6BFF 1 KB USB FS 0x4000 6400 - 0x4000 67FF 1 KB CAN1 0x4000 6000 - 0x4000 63FF 1 KB CRS 0x4000 5C00- 0x4000 5FFF 1 KB I2C3 0x4000 5800 - 0x4000 5BFF 1 KB I2C2 0x4000 5400 - 0x4000 57FF 1 KB I2C1 0x4000 4C00 - 0x4000 53FF 2 KB Reserved 0x4000 4800 - 0x4000 4BFF 1 KB USART3 0x4000 4400 - 0x4000 47FF 1 KB USART2 0x4000 4000 - 0x4000 43FF 1 KB Reserved 0x4000 3C00 - 0x4000 3FFF 1 KB SPI3 0x4000 3800 - 0x4000 3BFF 1 KB SPI2 DocID028794 Rev 4 87/224 88 Memory mapping STM32L433xx Table 18. STM32L433xx memory map and peripheral register boundary addresses(1) (continued) Bus APB1 Boundary address Peripheral 0x4000 3400 - 0x4000 37FF 1 KB Reserved 0x4000 3000 - 0x4000 33FF 1 KB IWDG 0x4000 2C00 - 0x4000 2FFF 1 KB WWDG 0x4000 2800 - 0x4000 2BFF 1 KB RTC 0x4000 2400 - 0x4000 27FF 1 KB LCD 0x4000 1800 - 0x4000 23FF 3 KB Reserved 0x4000 1400 - 0x4000 17FF 1 KB TIM7 0x4000 1000 - 0x4000 13FF 1 KB TIM6 0x4000 0400- 0x4000 0FFF 3 KB Reserved 0x4000 0000 - 0x4000 03FF 1 KB TIM2 1. The gray color is used for reserved boundary addresses. 88/224 Size(bytes) DocID028794 Rev 4 STM32L433xx Electrical characteristics 6 Electrical characteristics 6.1 Parameter conditions Unless otherwise specified, all voltages are referenced to VSS. 6.1.1 Minimum and maximum values Unless otherwise specified, the minimum and maximum values are guaranteed in the worst conditions of ambient temperature, supply voltage and frequencies by tests in production on 100% of the devices with an ambient temperature at TA = 25 C and TA = TAmax (given by the selected temperature range). Data based on characterization results, design simulation and/or technology characteristics are indicated in the table footnotes and are not tested in production. Based on characterization, the minimum and maximum values refer to sample tests and represent the mean value plus or minus three times the standard deviation (mean 3). 6.1.2 Typical values Unless otherwise specified, typical data are based on TA = 25 C, VDD = VDDA = 3 V. They are given only as design guidelines and are not tested. Typical ADC accuracy values are determined by characterization of a batch of samples from a standard diffusion lot over the full temperature range, where 95% of the devices have an error less than or equal to the value indicated (mean 2). 6.1.3 Typical curves Unless otherwise specified, all typical curves are given only as design guidelines and are not tested. 6.1.4 Loading capacitor The loading conditions used for pin parameter measurement are shown in Figure 15. 6.1.5 Pin input voltage The input voltage measurement on a pin of the device is described in Figure 16. Figure 15. Pin loading conditions Figure 16. Pin input voltage 0&8SLQ 0&8SLQ & S) 9,1 069 DocID028794 Rev 4 069 89/224 193 Electrical characteristics 6.1.6 STM32L433xx Power supply scheme Figure 17. Power supply scheme 9%$7 >^Zd s WZ 9'' 9&25( Q[9'' ZZ Khd Q[Q) *3,2V /E [) /HYHOVKLIWHU 9'',2 ,2 ORJLF VDDIOx) is not possible on these I/Os and does not occur for input voltages lower than the specified maximum value. 5. A negative injection is induced by VIN < VSS. IINJ(PIN) must never be exceeded. Refer also to Table 19: Voltage characteristics for the maximum allowed input voltage values. 6. When several inputs are submitted to a current injection, the maximum |IINJ(PIN)| is the absolute sum of the negative injected currents (instantaneous values). 92/224 DocID028794 Rev 4 STM32L433xx Electrical characteristics Table 21. Thermal characteristics Symbol TSTG TJ Ratings Storage temperature range Maximum junction temperature DocID028794 Rev 4 Value Unit -65 to +150 C 150 C 93/224 193 Electrical characteristics STM32L433xx 6.3 Operating conditions 6.3.1 General operating conditions Table 22. General operating conditions Symbol Parameter Conditions Min Max fHCLK Internal AHB clock frequency - 0 80 fPCLK1 Internal APB1 clock frequency - 0 80 fPCLK2 Internal APB2 clock frequency - 0 80 Standard operating voltage - VDD VDDA Analog supply voltage Standard operating voltage VBAT Backup operating voltage VDDUSB USB supply voltage VIN PD 94/224 I/O input voltage Power dissipation at TA = 85 C for suffix 6 or TA = 105 C for suffix 7(4) MHz 3.6 V 3.6 V 1.32 V 1.55 3.6 V 3.0 3.6 0 3.6 TT_xx I/O -0.3 VDDIOx+0.3 All I/O except TT_xx -0.3 MIN(MIN(VDD, VDDA, VDDUSB, VLCD)+3.6 V, 5.5 V)(2)(3) LQFP100 - 476 LQFP64 - 444 LQFP48 - 350 UFBGA100 - 350 UFBGA64 - 307 UFQFPN48 - 606 WLCSP64 - 434 WLCSP49 - 416 (1) ADC or COMP used 1.62 DAC or OPAMP used 1.8 VREFBUF used 2.4 ADC, DAC, OPAMP, COMP, VREFBUF not used VDD12 1.71 Unit 0 Full frequency range 1.08 Up to 26 MHz 1.05 - USB used USB not used DocID028794 Rev 4 V V mW STM32L433xx Electrical characteristics Table 22. General operating conditions (continued) Symbol PD TA TJ Parameter Conditions Power dissipation at TA = 125 C for suffix 3(4) Min Max LQFP100 - 119 LQFP64 - 111 LQFP48 - 88 UFBGA100 - 88 UFBGA64 - 77 UFQFPN48 - 151 WLCSP64 - 109 WLCSP49 - 104 Ambient temperature for the suffix 6 version Maximum power dissipation -40 85 Low-power dissipation(5) -40 105 Ambient temperature for the suffix 7 version Maximum power dissipation -40 105 -40 125 Ambient temperature for the suffix 3 version Maximum power dissipation -40 125 Low-power dissipation(5) -40 130 Suffix 6 version -40 105 Suffix 7 version -40 125 Suffix 3 version -40 130 Junction temperature range Low-power dissipation (5) Unit mW C C 1. When RESET is released functionality is guaranteed down to VBOR0 Min. 2. This formula has to be applied only on the power supplies related to the IO structure described by the pin definition table. Maximum I/O input voltage is the smallest value between MIN(VDD, VDDA, VDDUSB, VLCD)+3.6 V and 5.5V. 3. For operation with voltage higher than Min (VDD, VDDA, VDDUSB, VLCD) +0.3 V, the internal Pull-up and Pull-Down resistors must be disabled. 4. If TA is lower, higher PD values are allowed as long as TJ does not exceed TJmax (see Section 7.9: Thermal characteristics). 5. In low-power dissipation state, TA can be extended to this range as long as TJ does not exceed TJmax (see Section 7.9: Thermal characteristics). 6.3.2 Operating conditions at power-up / power-down The parameters given in Table 23 are derived from tests performed under the ambient temperature condition summarized in Table 22. Table 23. Operating conditions at power-up / power-down Symbol tVDD tVDDA tVDDUSB Parameter Conditions VDD rise time rate - VDD fall time rate VDDA rise time rate - VDDA fall time rate VDDUSB rise time rate VDDUSB fall time rate - DocID028794 Rev 4 Min Max 0 10 0 10 0 10 Unit s/V 95/224 193 Electrical characteristics 6.3.3 STM32L433xx Embedded reset and power control block characteristics The parameters given in Table 24 are derived from tests performed under the ambient temperature conditions summarized in Table 22: General operating conditions. Table 24. Embedded reset and power control block characteristics Symbol tRSTTEMPO(2) Typ Max Unit - 250 400 s Rising edge 1.62 1.66 1.7 Falling edge 1.6 1.64 1.69 Rising edge 2.06 2.1 2.14 Falling edge 1.96 2 2.04 Rising edge 2.26 2.31 2.35 Falling edge 2.16 2.20 2.24 Rising edge 2.56 2.61 2.66 Falling edge 2.47 2.52 2.57 Rising edge 2.85 2.90 2.95 Falling edge 2.76 2.81 2.86 Rising edge 2.1 2.15 2.19 Falling edge 2 2.05 2.1 Rising edge 2.26 2.31 2.36 Falling edge 2.15 2.20 2.25 Rising edge 2.41 2.46 2.51 Falling edge 2.31 2.36 2.41 Rising edge 2.56 2.61 2.66 Falling edge 2.47 2.52 2.57 Rising edge 2.69 2.74 2.79 Falling edge 2.59 2.64 2.69 Rising edge 2.85 2.91 2.96 Falling edge 2.75 2.81 2.86 Rising edge 2.92 2.98 3.04 Falling edge 2.84 2.90 2.96 Hysteresis in continuous Hysteresis voltage of BORH0 mode - 20 - Hysteresis in other mode - 30 - - 100 - Reset temporization after BOR0 is detected Brown-out reset threshold 0 VBOR1 Brown-out reset threshold 1 VBOR2 Brown-out reset threshold 2 VBOR3 Brown-out reset threshold 3 VBOR4 Brown-out reset threshold 4 VPVD0 Programmable voltage detector threshold 0 VPVD1 PVD threshold 1 VPVD2 PVD threshold 2 VPVD3 PVD threshold 3 VPVD4 PVD threshold 4 VPVD5 PVD threshold 5 VPVD6 PVD threshold 6 Vhyst_BOR_PVD Conditions(1) Min VBOR0(2) Vhyst_BORH0 96/224 Parameter VDD rising Hysteresis voltage of BORH (except BORH0) and PVD DocID028794 Rev 4 - V V V V V V V V V V V V mV mV STM32L433xx Electrical characteristics Table 24. Embedded reset and power control block characteristics (continued) Symbol Parameter Conditions(1) Min Typ Max Unit - - 1.1 1.6 A - 1.18 1.22 1.26 V (3) IDD BOR (except BOR0) and (BOR_PVD)(2) PVD consumption from VDD VPVM1 VDDUSB peripheral voltage monitoring VPVM3 VDDA peripheral voltage monitoring Rising edge 1.61 1.65 1.69 Falling edge 1.6 1.64 1.68 VPVM4 VDDA peripheral voltage monitoring Rising edge 1.78 1.82 1.86 Falling edge 1.77 1.81 1.85 V V Vhyst_PVM3 PVM3 hysteresis - - 10 - mV Vhyst_PVM4 PVM4 hysteresis - - 10 - mV PVM1 consumption from VDD - - 0.2 - A - - 2 - A IDD (PVM1) (2) IDD PVM3 and PVM4 (PVM3/PVM4) consumption from VDD (2) 1. Continuous mode means Run/Sleep modes, or temperature sensor enable in Low-power run/Low-power sleep modes. 2. Guaranteed by design. 3. BOR0 is enabled in all modes (except shutdown) and its consumption is therefore included in the supply current characteristics tables. DocID028794 Rev 4 97/224 193 Electrical characteristics 6.3.4 STM32L433xx Embedded voltage reference The parameters given in Table 25 are derived from tests performed under the ambient temperature and supply voltage conditions summarized in Table 22: General operating conditions. Table 25. Embedded internal voltage reference Symbol VREFINT Parameter Conditions Internal reference voltage -40 C < TA < +130 C Min Typ Max Unit 1.182 1.212 1.232 V tS_vrefint (1) ADC sampling time when reading the internal reference voltage - 4(2) - - s tstart_vrefint Start time of reference voltage buffer when ADC is enable - - 8 12(2) s - - 12.5 20(2) A VREFINT buffer consumption from VDD when converted by IDD(VREFINTBUF) ADC VREFINT TCoeff Internal reference voltage spread over the temperature range VDD = 3 V - 5 7.5(2) mV Temperature coefficient -40C < TA < +130C - 30 50(2) ppm/C ppm ppm/V ACoeff Long term stability 1000 hours, T = 25C - - TBD(2) VDDCoeff Voltage coefficient 3.0 V < VDD < 3.6 V - 250 1200(2) 24 25 26 49 50 51 74 75 76 VREFINT_DIV1 1/4 reference voltage VREFINT_DIV2 1/2 reference voltage VREFINT_DIV3 3/4 reference voltage - 1. The shortest sampling time can be determined in the application by multiple iterations. 2. Guaranteed by design. 98/224 DocID028794 Rev 4 % VREFINT STM32L433xx Electrical characteristics Figure 19. VREFINT versus temperature 9 0HDQ 0LQ DocID028794 Rev 4 0D[ & 06Y9 99/224 193 Electrical characteristics 6.3.5 STM32L433xx Supply current characteristics The current consumption is a function of several parameters and factors such as the operating voltage, ambient temperature, I/O pin loading, device software configuration, operating frequencies, I/O pin switching rate, program location in memory and executed binary code. The current consumption is measured as described in Figure 18: Current consumption measurement scheme with and without external SMPS power supply. Typical and maximum current consumption The MCU is placed under the following conditions: * All I/O pins are in analog input mode * All peripherals are disabled except when explicitly mentioned * The Flash memory access time is adjusted with the minimum wait states number, depending on the fHCLK frequency (refer to the table "Number of wait states according to CPU clock (HCLK) frequency" available in the RM0394 reference manual). * When the peripherals are enabled fPCLK = fHCLK The parameters given in Table 26 to Table 49 are derived from tests performed under ambient temperature and supply voltage conditions summarized in Table 22: General operating conditions. 100/224 DocID028794 Rev 4 running from Flash, ART enable (Cache ON Prefetch OFF) Conditions Symbol Parameter - Voltage scaling DocID028794 Rev 4 85 C 2.7 2.7 2.8 2.9 3.2 1.79 1.7 1.7 1.8 2.0 2.3 0.94 1.08 0.9 0.9 1.0 1.2 1.5 0.52 0.59 0.73 0.5 0.6 0.6 0.8 1.1 0.3 0.34 0.41 0.55 0.3 0.4 0.4 0.6 0.9 0.2 0.21 0.25 0.32 0.46 0.2 0.3 0.3 0.5 0.8 100 kHz 0.12 0.13 0.17 0.24 0.38 0.1 0.2 0.2 0.4 0.7 80 MHz 8.53 8.56 8.64 8.74 8.92 9.5 9.6 9.7 9.9 10.3 72 MHz 7.7 7.73 7.8 7.9 8.08 8.6 8.6 8.7 8.9 9.3 64 MHz 6.86 6.9 6.97 7.06 7.23 7.7 7.7 7.8 8.0 8.3 Range 1 48 MHz 5.13 5.16 5.23 5.32 5.49 5.8 5.8 6.0 6.1 6.5 32 MHz 3.46 3.48 3.55 3.64 3.8 3.9 4.0 4.1 4.2 4.6 24 MHz 2.63 2.64 2.71 2.79 2.96 3.0 3.0 3.1 3.3 3.6 16 MHz 1.8 1.81 1.87 1.96 2.12 2.0 2.1 2.2 2.3 2.7 2 MHz 211 230 280 355 506 273.8 301.1 360.4 502.7 815.9 1 MHz 117 134 179 254 404 154.7 184.6 249.6 398.4 712.4 400 kHz 58.5 70.4 116 189 338 80.2 111.5 179.7 330.8 643.4 100 kHz 30 41.1 85.2 159 308 46.5 76.6 147.1 299.1 611.2 fHCLK = fHSE up to 48MHz included, Supply bypass mode current in PLL ON above Run mode 48 MHz all peripherals disable Supply current in fHCLK = fMSI Low-power all peripherals disable run mode 25 C 55 C 85 C 26 MHz 2.37 2.38 2.44 2.52 2.66 16 MHz 1.5 1.52 1.57 1.64 8 MHz 0.81 0.82 0.87 4 MHz 0.46 0.47 2 MHz 0.29 1 MHz fHCLK 1. Guaranteed by characterization results, unless otherwise specified. 105 C 125 C 25 C 105 C 125 C mA A 101/224 Electrical characteristics IDD_ALL (LPRun) Unit 55 C Range 2 IDD_ALL (Run) MAX(1) TYP STM32L433xx Table 26. Current consumption in Run and Low-power run modes, code with data processing Conditions(1) Symbol Unit - IDD_ALL(Run) TYP Parameter DocID028794 Rev 4 Supply current in Run mode fHCLK = fHSE up to 48MHz included, bypass mode PLL ON above 48 MHz all peripherals disable fHCLK 25 C 55 C 85 C 105 C 125 C 80 MHz 3.07 3.08 3.11 3.14 3.21 72 MHz 2.77 2.78 2.80 2.84 2.90 64 MHz 2.47 2.48 2.51 2.54 2.60 48 MHz 1.84 1.85 1.88 1.91 1.97 32 MHz 1.24 1.25 1.28 1.31 1.37 24 MHz 0.95 0.95 0.97 1.00 1.06 16 MHz 0.65 0.65 0.67 0.70 0.76 8 MHz 0.35 0.35 0.38 0.41 0.47 4 MHz 0.20 0.20 0.22 0.25 0.31 2 MHz 0.13 0.13 0.15 0.18 0.24 1 MHz 0.09 0.09 0.11 0.14 0.20 100 kHz 0.05 0.06 0.07 0.10 0.16 Electrical characteristics 102/224 Table 27. Current consumption in Run modes, code with data processing running from Flash, ART enable (Cache ON Prefetch OFF) and power supplied by external SMPS (VDD12 = 1.10 V) mA 1. All values are obtained by calculation based on measurements done without SMPS and using following parameters: SMPS input = 3.3 V, SMPS efficiency = 85%, VDD12 = 1.10 V STM32L433xx running from Flash, ART disable Conditions Symbol Parameter - Voltage scaling Range 2 IDD_ALL (Run) DocID028794 Rev 4 IDD_ALL (LPRun) fHCLK = fHSE up to 48MHz included, Supply bypass mode current in PLL ON above Run mode 48 MHz all peripherals disable MAX(1) TYP Unit 25 C 55 C 85 C 26 MHz 2.66 2.68 2.73 2.81 2.96 16 MHz 1.88 1.9 1.94 2.02 8 MHz 1.05 1.06 1.11 1.18 4 MHz 0.6 0.62 0.66 fHCLK 105 C 125 C 25 C 55 C 85 C 105 C 125 C 3.0 3.1 3.2 3.3 3.6 2.17 2.1 2.2 2.3 2.4 2.7 1.33 1.2 1.2 1.3 1.4 1.7 0.73 0.87 0.7 0.7 0.8 0.9 1.2 2 MHz 0.36 0.37 0.34 0.48 0.62 0.4 0.4 0.5 0.6 0.9 1 MHz 0.23 0.25 0.25 0.36 0.5 0.3 0.3 0.4 0.5 0.8 100 kHz 0.12 0.14 0.17 0.25 0.39 0.1 0.2 0.2 0.4 0.7 80 MHz 8.56 8.61 8.69 8.79 8.97 9.6 9.7 9.8 10.0 10.3 72 MHz 7.74 7.79 7.86 7.96 8.14 8.7 8.7 8.8 9.0 9.4 64 MHz 7.63 7.68 7.75 7.85 8.04 8.6 8.6 8.7 8.9 9.3 Range 1 48 MHz 6.36 6.4 6.48 6.58 6.76 7.2 7.3 7.4 7.6 7.9 32 MHz 4.56 4.6 4.66 4.76 4.93 5.2 5.2 5.3 5.5 5.8 24 MHz 3.45 3.48 3.54 3.64 3.8 3.9 4.0 4.1 4.2 4.6 16 MHz 2.48 2.51 2.56 2.65 2.82 2.8 2.9 3.0 3.1 3.5 2 MHz 310 317 364 440 593 375.3 400.9 456.7 595.3 909.6 1 MHz 157 173 226 296 448 204.8 234.2 298.2 445.8 758.9 400 kHz 72.6 89 130 206 356 99.7 131.2 199.7 349.3 663.7 100 kHz 32.3 46 89.7 164 314 52.4 82.1 153.3 301.2 616.9 Supply current in fHCLK = fMSI Low-power all peripherals disable run mA A 103/224 Electrical characteristics 1. Guaranteed by characterization results, unless otherwise specified. STM32L433xx Table 28. Current consumption in Run and Low-power run modes, code with data processing Conditions(1) Symbol - IDD_ALL(Run) TYP Parameter Supply current in Run mode fHCLK = fHSE up to 48MHz included, bypass mode PLL ON above 48 MHz all peripherals disable DocID028794 Rev 4 fHCLK 25 C 55 C 85 C 105 C 125 C 80 MHz 3.08 3.10 3.12 3.16 3.22 72 MHz 2.78 2.80 2.83 2.86 2.93 64 MHz 2.74 2.76 2.79 2.82 2.89 48 MHz 2.29 2.30 2.33 2.37 2.43 32 MHz 1.64 1.65 1.68 1.71 1.77 24 MHz 1.24 1.25 1.27 1.31 1.37 16 MHz 0.89 0.90 0.92 0.95 1.01 8 MHz 0.45 0.46 0.48 0.51 0.57 4 MHz 0.26 0.27 0.28 0.31 0.38 2 MHz 0.16 0.16 0.15 0.21 0.27 1 MHz 0.10 0.11 0.11 0.16 0.22 100 kHz 0.05 0.06 0.07 0.11 0.17 Uni t Electrical characteristics 104/224 Table 29. Current consumption in Run modes, code with data processing running from Flash, ART disable and power supplied by external SMPS (VDD12 = 1.10 V) mA 1. All values are obtained by calculation based on measurements done without SMPS and using following parameters: SMPS input = 3.3 V, SMPS efficiency = 85%, VDD12 = 1.10 V STM32L433xx Conditions Symbol Parameter - Voltage scaling Range 2 IDD_ALL (Run) Supply current in Run mode DocID028794 Rev 4 fHCLK = fHSE up to 48MHz included, bypass mode PLL ON above 48 MHz all peripherals disable Range 1 IDD_ALL (LPRun) Supply current in low-power run mode fHCLK = fMSI all peripherals disable FLASH in power-down MAX(1) TYP fHCLK 25 C 55 C 85 C 105 C 125 C 25 C 26 MHz 2.42 2.43 2.49 16 MHz 1.54 1.55 1.6 2.56 2.71 2.7 1.67 1.82 1.7 85 C 105 C 2.7 2.8 3.0 3.3 1.7 1.8 2.0 2.3 55 C 125 C 8 MHz 0.82 0.84 0.88 0.95 1.1 0.9 1.0 1.0 1.2 1.5 4 MHz 0.47 0.48 0.52 0.59 0.73 0.5 0.6 0.6 0.8 1.1 2 MHz 0.29 0.3 0.34 0.41 0.55 0.3 0.4 0.4 0.6 0.9 1 MHz 0.2 0.21 0.25 0.32 0.46 0.2 0.3 0.3 0.5 0.8 100 kHz 0.12 0.13 0.17 0.24 0.38 0.1 0.2 0.2 0.4 0.7 80 MHz 8.63 8.68 8.74 8.84 9.01 9.5 9.6 9.7 9.9 10.2 72 MHz 7.79 7.83 7.9 7.99 8.17 8.6 8.6 8.8 8.9 9.3 64 MHz 6.95 6.99 7.05 7.15 7.32 7.7 7.7 7.9 8.0 8.4 48 MHz 5.19 5.22 5.29 5.38 5.55 5.8 5.8 5.9 6.1 6.5 32 MHz 3.51 3.53 3.6 3.68 3.85 3.9 4.0 4.1 4.2 4.6 24 MHz 2.66 2.68 2.74 2.83 2.99 3.0 3.0 3.1 3.3 3.6 16 MHz 1.82 1.84 1.89 1.98 2.14 2.0 2.1 2.2 2.3 2.7 2 MHz 205 228 275 352 501 276.5 302.3 358.4 502.5 816.4 1 MHz 111 126 175 248 397 151.3 180.9 245.3 390.7 703.4 400 kHz 49.2 62.7 108 181 330 73.3 104.0 170.8 321.0 632.4 100 kHz 21.5 33.3 76.6 151 299 36.4 67.7 137.2 287.8 600.8 mA A 105/224 Electrical characteristics 1. Guaranteed by characterization results, unless otherwise specified. Unit STM32L433xx Table 30. Current consumption in Run and Low-power run modes, code with data processing running from SRAM1 Conditions(1) Symbol TYP Parameter Unit - fHCLK = fHSE up to 48MHz included, bypass mode IDD_ALL(Run) Supply current in Run mode PLL ON above 48 MHz all peripherals disable DocID028794 Rev 4 25 C 55 C 85 C 80 MHz 3.07 3.09 3.15 3.22 3.36 72 MHz 2.77 2.80 2.84 2.93 3.06 64 MHz 2.48 2.50 2.55 2.62 2.77 48 MHz 1.85 1.87 1.91 2.00 2.12 32 MHz 1.24 1.26 1.31 1.38 1.53 24 MHz 0.95 0.97 1.01 1.08 1.22 16 MHz 0.65 0.67 0.70 0.77 0.92 8 MHz 0.35 0.37 0.41 0.47 0.63 4 MHz 0.20 0.22 0.26 0.33 0.47 2 MHz 0.13 0.14 0.18 0.25 0.39 1 MHz 0.09 0.10 0.14 0.21 0.36 100 kHz 0.06 0.07 0.11 0.18 0.32 fHCLK 105 C 125 C Electrical characteristics 106/224 Table 31. Current consumption in Run, code with data processing running from SRAM1 and power supplied by external SMPS (VDD12 = 1.10 V) mA 1. All values are obtained by calculation based on measurements done without SMPS and using following parameters: SMPS input = 3.3 V, SMPS efficiency = 85%, VDD12 = 1.10 V STM32L433xx STM32L433xx Electrical characteristics Table 32. Typical current consumption in Run and Low-power run modes, with different codes running from Flash, ART enable (Cache ON Prefetch OFF) Conditions Symbol Parameter Range 2 fHCLK = 26 MHz Code 25 C Reduced code(1) 2.37 91 Coremark 2.69 103 Dhrystone 2.1 2.74 Fibonacci 2.58 99 2.30 88 Reduced code 8.53 107 Coremark 9.68 121 Dhrystone 2.1 9.76 Fibonacci 9.27 116 8.20 103 Reduced code 211 106 Coremark 251 126 Dhrystone 2.1 269 Fibonacci 230 115 While(1) 286 143 While(1) While(1) (1) IDD_ALL (LPRun) Supply current in fHCLK = fMSI = 2 MHz Low-power all peripherals disable run Unit 25 C (1) Range 1 fHCLK = 80 MHz Supply current in Run mode fHCLK = fHSE up to 48 MHz included, bypass mode PLL ON above 48 MHz all peripherals disable TYP Unit Voltage scaling - IDD_ALL (Run) TYP mA mA A 105 122 135 A/MHz A/MHz A/MHz 1. Reduced code used for characterization results provided in Table 26, Table 28, Table 30. Table 33. Typical current consumption in Run, with different codes running from Flash, ART enable (Cache ON Prefetch OFF) and power supplied by external SMPS (VDD12 = 1.10 V) Conditions(1) Supply current in Run mode - fHCLK = fHSE up to 48 MHz included, bypass mode PLL ON above 48 MHz all peripherals disable Voltage scaling fHCLK = 26 MHz IDD_ALL (Run) Parameter fHCLK = 80 MHz Symbol TYP Code 25 C Reduced code(2) 1.02 TYP Unit 25 C 39 Coremark 1.16 45 Dhrystone 2.1 1.18 45 Fibonacci 1.11 43 While(1) 0.99 Reduced code(2) 3.07 mA 38 38 Coremark 3.48 43 Dhrystone 2.1 3.51 44 Fibonacci 3.33 42 While(1) 2.95 37 DocID028794 Rev 4 Unit A/MHz 107/224 193 Electrical characteristics STM32L433xx 1. All values are obtained by calculation based on measurements done without SMPS and using following parameters: SMPS input = 3.3 V, SMPS efficiency = 85%, VDD12 = 1.10 V 2. Reduced code used for characterization results provided in Table 26, Table 28, Table 30. Table 34. Typical current consumption in Run, with different codes running from Flash, ART enable (Cache ON Prefetch OFF) and power supplied by external SMPS (VDD12 = 1.05 V) Conditions(1) IDD_ALL (Run) Parameter Supply current in Run mode fHCLK = fHSE up to 48 MHz included, bypass mode PLL ON above 48 MHz all peripherals disable Voltage scaling fHCLK = 26 MHz Symbol TYP TYP Unit Code 25 C Reduced code(2) 0.93 36 Coremark 1.06 41 Dhrystone 2.1 1.08 Fibonacci 1.01 39 While(1) 0.90 35 mA Unit 25 C 41 A/MHz 1. All values are obtained by calculation based on measurements done without SMPS and using following parameters: SMPS input = 3.3 V, SMPS efficiency = 85%, VDD12 = 1.05 V 2. Reduced code used for characterization results provided in Table 26, Table 28, Table 30. 108/224 DocID028794 Rev 4 STM32L433xx Electrical characteristics Table 35. Typical current consumption in Run and Low-power run modes, with different codes running from Flash, ART disable Conditions Parameter IDD_ALL (Run) IDD_ALL (LPRun) Supply current in Run mode fHCLK = fHSE up to 48 MHz included, bypass mode PLL ON above 48 MHz all peripherals disable Supply current in fHCLK = fMSI = 2 MHz Low-power all peripherals disable run TYP Unit Voltage scaling - Range 1 Range 2 fHCLK = 80 MHz fHCLK = 26 MHz Symbol TYP Code Unit 25 C 25 C Reduced code(1) 2.66 102 Coremark 2.44 94 Dhrystone 2.1 2.46 Fibonacci 2.27 87 While(1) 2.20 84.6 Reduced code(1) 8.56 107 Coremark 8.00 mA 95 A/MHz 100 mA Dhrystone 2.1 7.98 100 Fibonacci 7.41 While(1) 7.83 98 Reduced code(1) 310 155 A/MHz 93 Coremark 342 Dhrystone 2.1 324 171 Fibonacci 324 162 While(1) 384 192 A 162 A/MHz 1. Reduced code used for characterization results provided in Table 26, Table 28, Table 30. Table 36. Typical current consumption in Run modes, with different codes running from Flash, ART disable and power supplied by external SMPS (VDD12 = 1.10 V) Conditions(1) IDD_ALL (Run) Parameter Supply current in Run mode Voltage scaling - fHCLK = fHSE up to 48 MHz included, bypass mode PLL ON above 48 MHz all peripherals disable fHCLK = 80 MHz fHCLK = 26 MHz Symbol TYP TYP Unit Code 25 C Reduced code(2) 1.15 44 Coremark 1.05 40 Dhrystone 2.1 1.06 41 Fibonacci 0.98 38 While(1) 0.95 Reduced code(2) 3.08 mA 25 C 37 38 Coremark 2.88 36 Dhrystone 2.1 2.87 36 Fibonacci 2.66 33 While(1) 2.81 35 Unit A/MHz 1. All values are obtained by calculation based on measurements done without SMPS and using following parameters: SMPS input = 3.3 V, SMPS efficiency = 85%, VDD12 = 1.10 V 2. Reduced code used for characterization results provided in Table 26, Table 28, Table 30. DocID028794 Rev 4 109/224 193 Electrical characteristics STM32L433xx Table 37. Typical current consumption in Run modes, with different codesrunning from Flash, ART disable and power supplied by external SMPS (VDD12 = 1.05 V) Conditions(1) IDD_ALL (Run) Parameter Supply current in Run mode TYP Voltage scaling fHCLK = fHSE up to 48 MHz included, bypass mode PLL ON above 48 MHz all peripherals fHCLK = 26 MHz Symbol Code 25 C Reduced code(2) 1.05 TYP Unit 25 C Unit 40 Coremark 0.96 Dhrystone 2.1 0.97 37 Fibonacci 0.89 34 While(1) 0.86 33 mA 37 A/MHz 1. All values are obtained by calculation based on measurements done without SMPS and using following parameters: SMPS input = 3.3 V, SMPS efficiency = 85%, VDD12 = 1.05 V 2. Reduced code used for characterization results provided in Table 26, Table 28, Table 30. Table 38. Typical current consumption in Run and Low-power run modes, with different codes running from SRAM1 Conditions Parameter - IDD_ALL (Run) IDD_ALL (LPRun) fHCLK = fHSE up to 48 MHz included, Supply bypass mode current in PLL ON above Run mode 48 MHz all peripherals disable Voltage scaling Range 1 Range 2 fHCLK = 80 MHz fHCLK = 26 MHz Symbol Supply current in fHCLK = fMSI = 2 MHz Low-power all peripherals disable run TYP Unit Code 25 C Unit 25 C Reduced code(1) 2.42 93 Coremark 2.18 84 Dhrystone 2.1 2.40 mA 92 Fibonacci 2.40 92 While(1) 2.29 88 Reduced code(1) 8.63 108 Coremark 7.76 8.55 Fibonacci 8.56 107 While(1) 8.12 102 Reduced code(1) 205 103 107 Coremark 188 Dhrystone 2.1 222 Fibonacci 204 102 While(1) 211 106 DocID028794 Rev 4 A/MHz 97 mA Dhrystone 2.1 1. Reduced code used for characterization results provided in Table 26, Table 28, Table 30. 110/224 TYP A/MHz 94 A 111 A/MHz STM32L433xx Electrical characteristics Table 39. Typical current consumption in Run, with different codesrunning from SRAM1 and power supplied by external SMPS (VDD12 = 1.10 V) Conditions(1) IDD_ALL (Run) Parameter Supply current in Run mode Voltage scaling - fHCLK = fHSE up to 48 MHz included, bypass mode PLL ON above 48 MHz all peripherals disable fHCLK = 80 MHz fHCLK = 26 MHz Symbol TYP Code 25 C Reduced code(2) 1.04 TYP Unit 25 C Unit 40 Coremark 0.94 36 Dhrystone 2.1 1.04 40 Fibonacci 1.04 40 While(1) 0.99 Reduced code(2) 3.10 mA 38 39 Coremark 2.79 35 Dhrystone 2.1 3.07 38 Fibonacci 3.08 38 While(1) 2.92 36 A/MHz 1. All values are obtained by calculation based on measurements done without SMPS and using following parameters: SMPS input = 3.3 V, SMPS efficiency = 85%, VDD12 = 1.10 V 2. Reduced code used for characterization results provided in Table 26, Table 28, Table 30. Table 40. Typical current consumption in Run, with different codesrunning from SRAM1 and power supplied by external SMPS (VDD12 = 1.05 V) Conditions(1) IDD_ALL (Run) Parameter Supply current in Run mode Voltage scaling fHCLK = fHSE up to 48 MHz included, bypass mode PLL ON above 48 MHz all peripherals disable fHCLK = 26 MHz Symbol TYP Code 25 C Reduced code(2) 0.95 TYP Unit 25 C Unit 37 Coremark 0.86 Dhrystone 2.1 0.94 33 Fibonacci 0.94 36 While(1) 0.90 35 mA 36 A/MHz 1. All values are obtained by calculation based on measurements done without SMPS and using following parameters: SMPS input = 3.3 V, SMPS efficiency = 85%, VDD12 = 1.05 V 2. Reduced code used for characterization results provided in Table 26, Table 28, Table 30. DocID028794 Rev 4 111/224 193 Conditions Symbol Parameter - Voltage scaling Unit fHCLK 26 MHz IDD_ALL (Sleep) DocID028794 Rev 4 IDD_ALL (LPSleep) 25 C 55 C 85 C 0.68 0.74 0.69 105 C 125 C 25 C 0.81 0.95 0.8 55 C 85 C 0.8 0.9 105 C 125 C 1.0 1.3 16 MHz 0.46 0.48 0.52 0.59 0.73 0.5 0.6 0.6 0.8 1.1 8 MHz 0.29 0.30 0.34 0.41 0.55 0.3 0.4 0.4 0.6 0.9 4 MHz 0.20 0.21 0.25 0.32 0.46 0.2 0.3 0.3 0.5 0.8 2 MHz 0.16 0.17 0.21 0.28 0.42 0.2 0.2 0.3 0.4 0.7 1 MHz 0.13 0.15 0.19 0.26 0.40 0.1 0.2 0.3 0.4 0.7 100 kHz 0.11 0.13 0.17 0.24 0.38 0.1 0.2 0.2 0.4 0.7 80 MHz 2.23 2.25 2.30 2.38 2.54 2.5 2.5 2.6 2.8 3.1 72 MHz 2.02 2.04 2.10 2.18 2.34 2.2 2.3 2.4 2.5 2.9 64 MHz 1.82 1.84 1.89 1.98 2.14 2.0 2.1 2.1 2.3 2.6 Range 1 48 MHz 1.34 1.36 1.42 1.50 1.66 1.5 1.6 1.7 1.8 2.2 32 MHz 0.93 0.95 1.01 1.09 1.25 1.1 1.1 1.2 1.4 1.7 24 MHz 0.73 0.75 0.80 0.88 1.04 0.8 0.9 1.0 1.1 1.4 16 MHz 0.53 0.55 0.60 0.68 0.84 0.6 0.6 0.7 0.9 1.2 2 MHz 71.8 80.7 125 200 350 91.1 122.7 191.3 341.5 653.5 1 MHz 45.0 57.3 101 176 325 63.2 95.4 165.4 316.5 628.7 400 kHz 27.0 40.7 84.6 158 308 43.9 75.8 147.2 297.6 609.2 100 kHz 22.8 30.9 63.3 113.2 207.7 35.2 67.9 140.9 290.8 602.4 Range 2 Supply current in sleep mode, MAX(1) TYP fHCLK = fHSE up to 48 MHz included, bypass mode pll ON above 48 MHz all peripherals disable Supply current in =f f low-power HCLK MSI all peripherals disable sleep mode Electrical characteristics 112/224 Table 41. Current consumption in Sleep and Low-power sleep modes, Flash ON mA A 1. Guaranteed by characterization results, unless otherwise specified. STM32L433xx Conditions(1) Symbol TYP Parameter Unit - IDD_ALL(Sleep) Supply current in sleep mode, fHCLK = fHSE up to 48 MHz included, bypass mode pll ON above 48 MHz all peripherals disable fHCLK 25 C 55 C 85 C 105 C 125 C 80 MHz 0.80 0.81 0.83 0.86 0.91 72 MHz 0.73 0.73 0.75 0.78 0.84 64 MHz 0.65 0.66 0.68 0.71 0.77 48 MHz 0.48 0.49 0.51 0.54 0.60 32 MHz 0.33 0.34 0.36 0.39 0.45 24 MHz 0.26 0.27 0.29 0.32 0.37 16 MHz 0.19 0.20 0.22 0.24 0.30 DocID028794 Rev 4 8 MHz 0.13 0.13 0.15 0.18 0.24 4 MHz 0.09 0.09 0.11 0.14 0.20 2 MHz 0.07 0.07 0.09 0.12 0.18 1 MHz 0.06 0.06 0.08 0.11 0.17 100 kHz 0.05 0.06 0.07 0.10 0.16 STM32L433xx Table 42. Current consumption in Sleep, Flash ON and power supplied by external SMPS (VDD12 = 1.10 V) mA 1. All values are obtained by calculation based on measurements done without SMPS and using following parameters: SMPS input = 3.3 V, SMPS efficiency = 85%, VDD12 = 1.10 V Table 43. Current consumption in Low-power sleep modes, Flash in power-down Conditions Symbol Parameter - fHCLK = fMSI all peripherals disable Unit fHCLK 25 C 55 C 85 C 105 C 125 C 25 C 55 C 85 C 2 MHz 58.7 70.7 103.2 153.7 248.5 105 C 125 C 80 113 180 330 641 1 MHz 39.4 47.2 79.3 129.6 224.8 53 86 154 304 616 400 kHz 20.8 30.8 62.1 112.5 207.8 35 67 137 286 597 100 kHz 14.3 23.1 55.1 105.7 201.5 27 58 130 279 590 1. Guaranteed by characterization results, unless otherwise specified. A 113/224 Electrical characteristics IDD_ALL (LPSleep) Supply current in low-power sleep mode Voltage scaling MAX(1) TYP Symbol Parameter Conditions - LCD disabled IDD_ALL (Stop 2) Supply current in Stop 2 mode, RTC disabled LCD enabled(2) clocked by LSI DocID028794 Rev 4 RTC clocked by LSI, LCD disabled RTC clocked by LSI, LCD enabled(2) IDD_ALL (Stop 2 with RTC) Supply current in Stop 2 mode, RTC enabled VDD 25 C 55 C 85 C 105 C 125 C 25 C 55 C 85 C 5.6 21.1 105 C 125 C 1.8 V 1 2.54 8.74 19.8 43.4 2.0 2.4 V 1.02 2.59 8.89 20.2 44.3 2.1 5.8 21.6 52.3 119.6 3V 1.06 2.67 9.11 20.7 45.5 2.1 5.9 22.2 53.7 123.2 3.6 V 1.23 2.88 9.56 21.6 47.3 2.3 6.1 23.0 55.8 127.9 1.8 V 1.31 2.87 9.03 20 43.1 2.6 6.3 21.9 51.8 117.5 2.4 V 1.36 2.96 9.22 20.4 44.1 2.8 6.5 22.5 53.3 121.1 3V 1.45 3.08 9.24 20.4 45.5 2.9 6.8 23.2 54.9 124.8 3.6 V 1.69 3.4 10.1 22.1 47.9 3.1 7.1 24.2 57.1 129.6 1.8 V 1.3 2.82 9.02 20.1 43.6 2.5 6.2 21.6 51.3 116.3 2.4 V 1.39 2.95 9.24 20.5 44.6 2.8 6.4 22.3 52.8 120.0 3V 1.5 3.11 9.55 21.1 45.8 3.0 6.8 23.0 54.5 123.8 3.6 V 1.76 3.42 10.1 22.1 47.8 3.3 7.2 24.1 56.7 128.7 1.8 V 1.41 2.96 9.13 20.1 43.3 2.8 6.4 22.1 52.0 117.6 2.4 V 1.49 3.08 9.35 20.5 44.2 3.0 6.7 22.8 53.5 121.2 3V 1.61 3.25 9.41 20.5 45.6 3.2 7.1 23.5 55.2 125.1 3.6 V 1.91 3.63 10.3 22.3 48.1 3.5 7.5 24.6 57.5 1.8 V RTC clocked by LSE 2.4 V bypassed at 32768Hz,LCD disabled 3 V 3.6 V 50.8 Unit 116.0 A 130.0 (3) 1.36 2.9 9.1 20.1 43.7 - - - - - 1.48 3.09 9.44 20.8 45 - - - - - 1.83 3.67 10.4 22.3 47.3 - - - - - 3.58 6.17 13.9 26.6 53 - - - - - 1.8 V 1.28 2.81 9.13 20.8 - - - - - - 2.4 V 1.39 2.93 9.34 21.3 - - - - - - 3V 1.59 3.1 9.64 21.8 - - - - - - 3.6 V 1.86 3.45 10.2 22.8 - - - - - - A STM32L433xx RTC clocked by LSE quartz(4) in low drive mode, LCD disabled MAX(1) TYP Electrical characteristics 114/224 Table 44. Current consumption in Stop 2 mode Symbol Parameter Supply current IDD_ALL during wakeup (wakeup from from Stop 2 Stop2) mode Conditions MAX(1) TYP DocID028794 Rev 4 VDD 25 C 55 C Wakeup clock is MSI = 48 MHz, voltage Range 1. See (5). 3V 1.85 - - - - Wakeup clock is MSI = 4 MHz, voltage Range 2. See (5). 3V 1.52 - - - Wakeup clock is HSI16 = 16 MHz, voltage Range 1. See (5). 3V 1.54 - - - - 85 C 105 C 125 C 25 C 55 C 85 C 105 C 125 C - - - - - - - - - - - - - - - - - Unit STM32L433xx Table 44. Current consumption in Stop 2 mode (continued) mA 1. Guaranteed by characterization results, unless otherwise specified. 2. LCD enabled with external voltage source. Consumption from VLCD excluded. Refer to LCD controller characteristics for IVLCD. 3. Guaranteed by test in production. 4. Based on characterization done with a 32.768 kHz crystal (MC306-G-06Q-32.768, manufacturer JFVNY) with two 6.8 pF loading capacitors. 5. Wakeup with code execution from Flash. Average value given for a typical wakeup time as specified in Table 51: Low-power mode wakeup timings. Electrical characteristics 115/224 Symbol Parameter Conditions - IDD_ALL (Stop 1) Supply current in Stop 1 mode, RTC disabled - LCD disabled LCD enabled(2) clocked by LSI DocID028794 Rev 4 LCD disabled RTC clocked by LSI Supply current IDD_ALL in stop 1 (Stop 1 with mode, RTC) RTC enabled RTC clocked by LSE bypassed at 32768 Hz RTC clocked by LSE quartz(3) in low drive mode LCD enabled(2) LCD disabled LCD disabled MAX(1) TYP VDD 25 C 55 C 85 C 105 C 125 C 25 C 55 C 85 C 105 C 125 C 1.8 V 4.34 12.4 43.6 96.4 204 9.3 27.4 98.9 198.7 397.5 2.4 V 4.35 12.5 43.8 97 205 9.4 27.6 99.5 199.0 398.0 3V 4.41 12.6 44.1 97.7 207 9.5 27.8 100.3 200.4 400.8 3.6 V 4.56 12.9 44.8 98.9 210 9.7 28.3 101.7 202.1 404.2 1.8 V 4.68 12.7 43.9 96.7 204 9.1 27.2 99.1 198.9 397.7 2.4 V 4.7 12.8 44.2 97.3 205 9.7 27.7 99.9 199.5 399.0 3V 4.88 12.6 44.5 98 206 10.2 28.4 101.0 200.9 401.8 3.6 V 5.1 13.4 45.3 99.6 270 10.6 29.2 102.7 203.2 406.4 1.8 V 4.63 12.7 43.9 96.8 205 9.9 28.0 99.5 198.9 397.8 2.4 V 4.78 12.8 44.2 97.4 206 10.1 28.3 100.3 199.5 399.0 3V 4.93 13 44.6 98.1 207 10.4 28.7 101.2 200.9 401.9 3.6 V 5.05 13.4 45.3 99.5 210 10.8 29.4 102.8 202.5 405.0 1.8 V 4.82 12.9 44 96.8 204 10.2 28.4 99.9 199.6 399.1 2.4 V 4.93 13 44.3 97.4 205 10.4 28.7 100.7 200.3 400.6 3V 5.05 12.7 44.7 98.1 206 10.7 29.2 101.7 201.8 403.6 3.6 V 5.31 13.7 45.6 99.9 210 11.1 29.8 103.4 202.9 405.8 1.8 V 4.7 12.8 44 96.9 205 - - - - - 2.4 V 4.95 13 44.4 97.6 206 - - - - - 3V 5.33 13.6 45.4 99.1 209 - - - - - 3.6 V 6.91 16.1 48.8 103 216 - - - - - 1.8 V 4.76 12.3 43.7 99.1 - - - - - - 2.4 V 4.95 12.4 43.8 99.3 - - - - - - 3V 5.1 12.6 44.1 99.6 - - - - - - 3.6 V 5.65 13 44.8 101 - - - - - - Unit A Electrical characteristics 116/224 Table 45. Current consumption in Stop 1 mode A STM32L433xx Symbol Parameter Conditions - - Wakeup clock MSI = 48 MHz, voltage Range 1. See (4). Supply current Wakeup clock MSI = 4 MHz, IDD_ALL voltage Range 2. during (wakeup wakeup from See (4). from Stop1) Stop 1 Wakeup clock HSI16 = 16 MHz, voltage Range 1. See (4). MAX(1) TYP VDD 25 C 55 C 85 C 105 C 125 C 25 C 55 C 85 C 105 C 125 C 3V 1.14 - - - - - - - - - 3V 1.22 - - - - - - - - - 3V 1.20 - - - - - - - - - Unit STM32L433xx Table 45. Current consumption in Stop 1 mode (continued) mA 1. Guaranteed by characterization results, unless otherwise specified. DocID028794 Rev 4 2. LCD enabled with external voltage source. Consumption from VLCD excluded. Refer to LCD controller characteristics for IVLCD. 3. Based on characterization done with a 32.768 kHz crystal (MC306-G-06Q-32.768, manufacturer JFVNY) with two 6.8 pF loading capacitors. 4. Wakeup with code execution from Flash. Average value given for a typical wakeup time as specified in Table 51: Low-power mode wakeup timings. Electrical characteristics 117/224 Symbol Parameter IDD_ALL (Stop 0) Supply current in Stop 0 mode, RTC disabled Conditions VDD MAX(1) TYP 25 C 55 C 85 C 105 C 125 C 25 C 55 C 85 C 105 C 125 C 1.8 V 108 119 158 221 347 133 158 244 395 704 2.4 V 110 121 160 223 349 136 161 248 399 710 3V 111 123 161 224 352 139 164 251 403 716 3.6 V 114 125 163 227 355 142 167 254 408 722(2) 1. Guaranteed by characterization results, unless otherwise specified. Unit A Electrical characteristics 118/224 Table 46. Current consumption in Stop 0 2. Guaranteed by test in production. DocID028794 Rev 4 STM32L433xx Symbol IDD_ALL (Standby) Parameter Supply current in Standby mode (backup registers retained), RTC disabled Conditions - no independent watchdog with independent watchdog DocID028794 Rev 4 RTC clocked by LSI, no independent watchdog IDD_ALL (Standby with RTC) Supply current in Standby mode (backup registers retained), RTC enabled RTC clocked by LSI, with independent watchdog RTC clocked by LSE bypassed at 32768Hz MAX(1) TYP VDD 25 C 55 C 1.8 V 27.7 144 758 2 072 5 425 2.4 V 50.9 187 892 2 408 3V 90.2 253 1 090 3.6 V 253 459 1.8 V 216 - 2.4 V 342 3V 416 85 C 105 C 125 C 25 C 55 C 85 C 105 C 125 C 119 425 2866 7524 20510 6 247 183 564 3383 8778 23768 2 884 7 409 225 681 3912 10071 26976 1 474 3 575 8 836 292 877 4638 11659 30758 - - - - - - - - - - - - - - - - - - - - - - - - - - 3.6 V 551 - - - - - - - - - 1.8 V 287 407 989 2 230 5 396 585 944 3344 7866 20504 2.4 V 386 526 1 201 2 638 6 274 811 1230 4007 9246 23824 3V 513 679 1 478 3 167 7 414 1022 1521 4683 10671 27124 3.6 V 771 978 1 963 3 992 9 039 1284 1924 5577 12383 1.8 V 342 - - - - - - - - - 2.4 V 521 - - - - - - - - - Unit STM32L433xx Table 47. Current consumption in Standby mode nA 30954 (2) 3V 655 - - - - - - - - - 3.6 V 865 - - - - - - - - - 1.8 V 142 126 865 2 220 5 650 - - - - - 2.4 V 249 219 1 090 2 660 6 600 - - - - - 404 364 1 410 3 260 7 850 - - - - - 742 670 2 000 4 230 9 700 - - - - - 1.8 V 281 423 1 046 2 410 5 700 - - - - - 2.4 V RTC clocked by LSE quartz (3) in low drive mode 3 V 388 548 1 268 2 847 6 564 - - - - - 535 715 1 565 3 420 7 694 - - - - - 3.6 V 836 1 048 2 081 4 311 9 338 - - - - - nA 119/224 Electrical characteristics 3V 3.6 V nA Symbol IDD_ALL (SRAM2)(4) IDD_ALL (wakeup from Standby) Conditions Parameter Supply current to be added in Standby mode when SRAM2 is retained Supply current during wakeup from Standby mode - VDD - Wakeup clock is MSI = 4 MHz. See (5). MAX(1) TYP 25 C 55 C 85 C 105 C 125 C 25 C 55 C 85 C 105 C 125 C 1.8 V 173 349 1 009 2 158 4 542 249 527 1604 3402 6908 2.4 V 174 345 1 015 2 163 4 535 271 589 1623 3438 6924 3V 178 350 1 019 2 148 4 419 277 594 1628 3467 6935 3.6 V 184 352 1 033 2 208 4 610 293 611 1631 3480 6948 3V 1.23 - - - - - - - - - Unit nA Electrical characteristics 120/224 Table 47. Current consumption in Standby mode (continued) mA 1. Guaranteed by characterization results, unless otherwise specified. 2. Guaranteed by test in production. DocID028794 Rev 4 3. Based on characterization done with a 32.768 kHz crystal (MC306-G-06Q-32.768, manufacturer JFVNY) with two 6.8 pF loading capacitors. 4. The supply current in Standby with SRAM2 mode is: IDD_ALL(Standby) + IDD_ALL(SRAM2). The supply current in Standby with RTC with SRAM2 mode is: IDD_ALL(Standby + RTC) + IDD_ALL(SRAM2). 5. Wakeup with code execution from Flash. Average value given for a typical wakeup time as specified in Table 51: Low-power mode wakeup timings. Table 48. Current consumption in Shutdown mode Symbol IDD_ALL (Shutdown) Parameter Supply current in Shutdown mode (backup registers retained) RTC disabled Conditions - - MAX(1) TYP VDD 25 C 55 C 85 C 105 C 125 C 25 C 55 C 85 C 1.8 V 7.82 190 386 1 286 3 854 2.4 V 23 229 485 1 517 3V 44.3 290 634 3.6 V 212 397 977 105 C 125 C 25.0 255 1721 5052 15543 4 431 34.9 270 2085 5878 17639 1 878 5 310 70.1 345 2454 6755 19984 2 516 6 656 119.1 496 2992 7939 22860 Unit nA STM32L433xx Symbol IDD_ALL (Shutdown with RTC) Parameter Supply current in Shutdown mode (backup registers retained) RTC enabled DocID028794 Rev 4 Supply current IDD_ALL during wakeup (wakeup from from Shutdown Shutdown) mode Conditions - RTC clocked by LSE bypassed at 32768 Hz RTC clocked by LSE quartz (2) in low drive mode Wakeup clock is MSI = 4 MHz. See (3). MAX(1) TYP VDD 25 C 55 C 85 C 105 C 125 C 25 C 55 C 85 C 105 C 125 C 1.8 V 63 133 522 1 490 4 270 - - - - - 2.4 V 165 253 710 1 830 4 980 - - - - - 3V 316 423 990 2 340 6 050 - - - - - 3.6 V 649 787 1 530 3 220 7 710 - - - - - 1.8 V 203 293 700 1 675 - - - - - - 2.4 V 303 411 880 2 001 - - - - - - 3V 448 567 1 136 2 479 - - - - - - 3.6 V 744 887 1 609 3 256 - - - - - - 3V 0.780 - - - - - - - - - Unit STM32L433xx Table 48. Current consumption in Shutdown mode (continued) nA mA 1. Guaranteed by characterization results, unless otherwise specified. 2. Based on characterization done with a 32.768 kHz crystal (MC306-G-06Q-32.768, manufacturer JFVNY) with two 6.8 pF loading capacitors. 3. Wakeup with code execution from Flash. Average value given for a typical wakeup time as specified in Table 51: Low-power mode wakeup timings. Electrical characteristics 121/224 Symbol Parameter Conditions - RTC disabled IDD_VBAT (VBAT) RTC enabled and Backup domain clocked by LSE supply current bypassed at 32768 Hz DocID028794 Rev 4 RTC enabled and clocked by LSE quartz(2) MAX(1) TYP VBAT 25 C 55 C 85 C 105 C 125 C 25 C 5 55 C 85 C 30 165 105 C 125 C 1.8 V 2 12 66 193 540 482 2.4 V 1 12 73 217 600 6 30 182 542 1500 3V 5 16 92 266 731 12.5 40 230 665 1928 3.6 V 6 30 161 459 1 269 15 75 402 1147 3173 1.8 V 154 175 247 430 - - - - - - 2.4 V 228 246 335 542 - - - - - - 3V 316 340 459 714 - - - - - - 3.6 V 419 462 684 1 140 - - - - - - 1.8 V 256 297 385 558 823 - - - - - 2.4 V 345 381 477 673 906 - - - - - 3V 455 495 603 836 1 085 - - - - - 3.6 V 591 642 824 1 207 1 733 - - - - - Unit 1350 Electrical characteristics 122/224 Table 49. Current consumption in VBAT mode nA 1. Guaranteed by characterization results, unless otherwise specified. 2. Based on characterization done with a 32.768 kHz crystal (MC306-G-06Q-32.768, manufacturer JFVNY) with two 6.8 pF loading capacitors. STM32L433xx STM32L433xx Electrical characteristics I/O system current consumption The current consumption of the I/O system has two components: static and dynamic. I/O static current consumption All the I/Os used as inputs with pull-up generate current consumption when the pin is externally held low. The value of this current consumption can be simply computed by using the pull-up/pull-down resistors values given in Table 70: I/O static characteristics. For the output pins, any external pull-down or external load must also be considered to estimate the current consumption. Additional I/O current consumption is due to I/Os configured as inputs if an intermediate voltage level is externally applied. This current consumption is caused by the input Schmitt trigger circuits used to discriminate the input value. Unless this specific configuration is required by the application, this supply current consumption can be avoided by configuring these I/Os in analog mode. This is notably the case of ADC input pins which should be configured as analog inputs. Caution: Any floating input pin can also settle to an intermediate voltage level or switch inadvertently, as a result of external electromagnetic noise. To avoid current consumption related to floating pins, they must either be configured in analog mode, or forced internally to a definite digital value. This can be done either by using pull-up/down resistors or by configuring the pins in output mode. I/O dynamic current consumption In addition to the internal peripheral current consumption measured previously (see Table 50: Peripheral current consumption), the I/Os used by an application also contribute to the current consumption. When an I/O pin switches, it uses the current from the I/O supply voltage to supply the I/O pin circuitry and to charge/discharge the capacitive load (internal or external) connected to the pin: I SW = V DDIOx x f SW x C where ISW is the current sunk by a switching I/O to charge/discharge the capacitive load VDDIOx is the I/O supply voltage fSW is the I/O switching frequency C is the total capacitance seen by the I/O pin: C = CINT+ CEXT + CS CS is the PCB board capacitance including the pad pin. The test pin is configured in push-pull output mode and is toggled by software at a fixed frequency. DocID028794 Rev 4 123/224 193 Electrical characteristics STM32L433xx On-chip peripheral current consumption The current consumption of the on-chip peripherals is given in Table 50. The MCU is placed under the following conditions: * All I/O pins are in Analog mode * The given value is calculated by measuring the difference of the current consumptions: - when the peripheral is clocked on - when the peripheral is clocked off * Ambient operating temperature and supply voltage conditions summarized in Table 19: Voltage characteristics * The power consumption of the digital part of the on-chip peripherals is given in Table 50. The power consumption of the analog part of the peripherals (where applicable) is indicated in each related section of the datasheet. Table 50. Peripheral current consumption Range 1 Range 2 Low-power run and sleep Bus Matrix(1) 3.2 2.9 3.1 ADC independent clock domain 0.4 0.1 0.2 ADC clock domain 2.1 1.9 1.9 CRC 0.4 0.2 0.3 DMA1 1.4 1.3 1.4 DMA2 1.5 1.3 1.4 6.2 5.2 5.8 1.7 1.4 1.6 Peripheral FLASH (2) GPIOA GPIOB(2)) AHB APB1 124/224 1.6 1.3 1.6 (2) GPIOC 1.7 1.5 1.6 GPIOD(2) 1.8 1.6 1.7 (2) GPIOE 1.7 1.6 1.6 GPIOH(2) 0.6 0.6 0.5 QSPI 7.0 5.8 7.3 RNG independent clock domain 2.2 N/A N/A RNG clock domain 0.5 N/A N/A SRAM1 0.8 0.9 0.7 SRAM2 1.0 0.8 0.8 TSC 1.6 1.3 1.3 All AHB Peripherals 25.2 21.7 23.6 AHB to APB1 bridge(3) 0.9 0.7 0.9 CAN1 4.1 3.2 3.9 DAC1 2.4 1.8 2.2 DocID028794 Rev 4 Unit A/MHz STM32L433xx Electrical characteristics Table 50. Peripheral current consumption (continued) Range 1 Range 2 Low-power run and sleep RTCA 1.7 1.1 2.1 CRS 0.3 0.3 0.6 USB FS independent clock domain 2.9 N/A N/A USB FS clock domain 2.3 N/A N/A I2C1 independent clock domain 3.5 2.8 3.4 I2C1 clock domain 1.1 0.9 1.0 I2C2 independent clock domain 3.5 3.0 3.4 I2C2 clock domain 1.1 0.7 0.9 I2C3 independent clock domain 2.9 2.3 2.5 I2C3 clock domain 0.9 0.4 0.8 LCD 0.9 0.6 0.8 LPUART1 independent clock domain 1.9 1.6 1.8 LPUART1 clock domain 0.6 0.6 0.6 LPTIM1 independent clock domain 2.9 2.4 2.8 LPTIM1 clock domain 0.8 0.4 0.7 LPTIM2 independent clock domain 3.1 2.7 3.9 LPTIM2 clock domain 0.8 0.7 0.8 OPAMP 0.4 0.2 0.4 PWR 0.4 0.1 0.4 SPI2 1.8 1.6 1.6 SPI3 1.7 1.3 1.6 SWPMI1 independent clock domain 1.9 1.6 1.9 SWPMI1 clock domain 0.9 0.7 0.8 TIM2 6.2 5.0 5.9 TIM6 1.0 0.6 0.9 TIM7 1.0 0.6 0.6 USART2 independent clock domain 4.1 3.6 3.8 USART2 clock domain 1.3 0.9 1.1 USART3 independent clock domain 4.3 3.5 4.2 USART3 clock domain 1.5 1.1 1.3 Peripheral APB1 APB1 DocID028794 Rev 4 Unit A/MHz 125/224 193 Electrical characteristics STM32L433xx Table 50. Peripheral current consumption (continued) Range 1 Range 2 Low-power run and sleep WWDG 0.5 0.5 0.5 All APB1 on 51.5 35.5 48.6 AHB to APB2(4) 1.0 0.9 0.9 FW 0.2 0.2 0.2 SAI1 independent clock domain 2.3 1.8 1.9 SAI1 clock domain 2.1 1.8 2.0 SDMMC1 independent clock domain 4.7 3.9 3.9 SDMMC1 clock domain 2.5 1.9 1.9 SPI1 1.8 1.6 1.7 SYSCFG/VREFBUF/COMP 0.6 0.5 0.6 TIM1 8.1 6.5 7.6 TIM15 3.7 3.0 3.4 TIM16 2.7 2.1 2.6 USART1 independent clock domain 4.8 4.2 4.6 USART1 clock domain 1.5 1.3 1.7 All APB2 on 24.2 19.9 22.6 100.9 77.1 94.8 Peripheral APB1 APB2 ALL Unit A/MHz 1. The BusMatrix is automatically active when at least one master is ON (CPU, DMA). 2. The GPIOx (x= A...H) dynamic current consumption is approximately divided by a factor two versus this table values when the GPIO port is locked thanks to LCKK and LCKy bits in the GPIOx_LCKR register. In order to save the full GPIOx current consumption, the GPIOx clock should be disabled in the RCC when all port I/Os are used in alternate function or analog mode (clock is only required to read or write into GPIO registers, and is not used in AF or analog modes). 3. The AHB to APB1 Bridge is automatically active when at least one peripheral is ON on the APB1. 4. The AHB to APB2 Bridge is automatically active when at least one peripheral is ON on the APB2. The consumption for the peripherals when using SMPS can be found using STM32CubeMX PCC tool. 6.3.6 Wakeup time from low-power modes and voltage scaling transition times The wakeup times given in Table 51 are the latency between the event and the execution of the first user instruction. The device goes in low-power mode after the WFE (Wait For Event) instruction. 126/224 DocID028794 Rev 4 STM32L433xx Electrical characteristics Table 51. Low-power mode wakeup timings(1) Symbol tWUSLEEP Parameter Wakeup time from Sleep mode to Run mode Wakeup time from LowtWULPSLEEP power sleep mode to Lowpower run mode Range 2 tWUSTOP0 Range 1 Wake up time from Stop 0 mode to Run mode in SRAM1 Range 2 Range 1 Wake up time from Stop 1 mode to Run in Flash Range 2 Range 1 tWUSTOP1 Wake up time from Stop 1 mode to Run mode in SRAM1 Wake up time from Stop 1 mode to Low-power run mode in Flash Wake up time from Stop 1 mode to Low-power run mode in SRAM1 Typ Max - 6 6 Wakeup in Flash with Flash in power-down during low-power sleep mode (SLEEP_PD=1 in FLASH_ACR) and with clock MSI = 2 MHz Range 1 Wake up time from Stop 0 mode to Run mode in Flash Conditions Range 2 Regulator in low-power mode (LPR=1 in PWR_CR1) 6 8.3 Wakeup clock MSI = 48 MHz 3.8 5.7 Wakeup clock HSI16 = 16 MHz 4.1 6.9 Wakeup clock MSI = 24 MHz 4.07 6.2 Wakeup clock HSI16 = 16 MHz 4.1 6.8 Wakeup clock MSI = 4 MHz 8.45 11.8 Wakeup clock MSI = 48 MHz 1.5 2.9 Wakeup clock HSI16 = 16 MHz 2.4 2.76 Wakeup clock MSI = 24 MHz 2.4 3.48 Wakeup clock HSI16 = 16 MHz 2.4 2.76 Wakeup clock MSI = 4 MHz 8.16 10.94 Wakeup clock MSI = 48 MHz 6.34 7.86 Wakeup clock HSI16 = 16 MHz 6.84 8.23 Wakeup clock MSI = 24 MHz 6.74 8.1 Wakeup clock HSI16 = 16 MHz 6.89 8.21 Wakeup clock MSI = 4 MHz 10.47 12.1 Wakeup clock MSI = 48 MHz 4.7 5.97 Wakeup clock HSI16 = 16 MHz 5.9 6.92 Wakeup clock MSI = 24 MHz 5.4 6.51 Wakeup clock HSI16 = 16 MHz 5.9 6.92 Wakeup clock MSI = 4 MHz 11.1 12.2 Unit Nb of CPU cycles s s 16.4 17.73 Wakeup clock MSI = 2 MHz DocID028794 Rev 4 17.3 18.82 127/224 193 Electrical characteristics STM32L433xx Table 51. Low-power mode wakeup timings(1) (continued) Symbol Parameter Conditions Typ Max Wakeup clock MSI = 48 MHz 8.02 9.24 Wakeup clock HSI16 = 16 MHz 7.66 8.95 Wakeup clock MSI = 24 MHz 8.5 9.54 Wakeup clock HSI16 = 16 MHz 7.75 8.95 Wakeup clock MSI = 4 MHz 12.06 13.16 Wakeup clock MSI = 48 MHz 5.45 6.79 Wakeup clock HSI16 = 16 MHz 6.9 7.98 Wakeup clock MSI = 24 MHz 6.3 7.36 Wakeup clock HSI16 = 16 MHz 6.9 7.9 Wakeup clock MSI = 4 MHz 13.1 13.31 Wakeup time from Standby Range 1 mode to Run mode Wakeup clock MSI = 8 MHz 12.2 18.35 Wakeup clock MSI = 4 MHz 19.14 25.8 Wakeup time from Standby Range 1 with SRAM2 to Run mode Wakeup clock MSI = 8 MHz 12.1 Wakeup clock MSI = 4 MHz 19.2 25.87 Wakeup clock MSI = 4 MHz 261.5 315.7 Range 1 Wake up time from Stop 2 mode to Run mode in Flash Range 2 tWUSTOP2 Range 1 Wake up time from Stop 2 mode to Run mode in SRAM1 tWUSTBY tWUSTBY SRAM2 tWUSHDN Wakeup time from Shutdown mode to Run mode Range 2 Range 1 18.3 Unit s s s s 1. Guaranteed by characterization results. Table 52. Regulator modes transition times(1) Symbol tWULPRUN tVOST Parameter Conditions Typ Max Wakeup time from Low-power run mode to Code run with MSI 2 MHz Run mode(2) 5 7 Regulator transition time from Range 2 to Range 1 or Range 1 to Range 2(3) 20 40 Typ Max Stop mode 0 - 1.7 Stop mode 1/2 - 8.5 Code run with MSI 24 MHz Unit s 1. Guaranteed by characterization results. 2. Time until REGLPF flag is cleared in PWR_SR2. 3. Time until VOSF flag is cleared in PWR_SR2. Table 53. Wakeup time using USART/LPUART(1) Symbol tWUUSART tWULPUART Parameter Conditions Wakeup time needed to calculate the maximum USART/LPUART baudrate allowing to wakeup up from stop mode when USART/LPUART clock source is HSI 1. Guaranteed by design. 128/224 DocID028794 Rev 4 Unit s STM32L433xx 6.3.7 Electrical characteristics External clock source characteristics High-speed external user clock generated from an external source In bypass mode the HSE oscillator is switched off and the input pin is a standard GPIO. The external clock signal has to respect the I/O characteristics in Section 6.3.14. However, the recommended clock input waveform is shown in Figure 20: High-speed external clock source AC timing diagram. Table 54. High-speed external user clock characteristics(1) Symbol fHSE_ext Parameter Conditions User external clock source frequency Min Typ Max Voltage scaling Range 1 - 8 48 Voltage scaling Range 2 - 8 26 Unit MHz VHSEH OSC_IN input pin high level voltage - 0.7 VDDIOx - VDDIOx VHSEL OSC_IN input pin low level voltage - VSS - 0.3 VDDIOx Voltage scaling Range 1 7 - - Voltage scaling Range 2 18 tw(HSEH) OSC_IN high or low time tw(HSEL) V ns - - 1. Guaranteed by design. Figure 20. High-speed external clock source AC timing diagram WZ +6(+ 9+6(+ 9+6(/ WU +6( WI +6( WZ +6(/ W 7+6( 069 DocID028794 Rev 4 129/224 193 Electrical characteristics STM32L433xx Low-speed external user clock generated from an external source In bypass mode the LSE oscillator is switched off and the input pin is a standard GPIO. The external clock signal has to respect the I/O characteristics in Section 6.3.14. However, the recommended clock input waveform is shown in Figure 21. Table 55. Low-speed external user clock characteristics(1) Symbol Parameter Conditions Min Typ Max Unit kHz fLSE_ext User external clock source frequency - - 32.768 1000 VLSEH OSC32_IN input pin high level voltage - 0.7 VDDIOx - VDDIOx VLSEL OSC32_IN input pin low level voltage - VSS - 0.3 VDDIOx - 250 - - tw(LSEH) OSC32_IN high or low time tw(LSEL) V ns 1. Guaranteed by design. Figure 21. Low-speed external clock source AC timing diagram WZ /6(+ 9/6(+ 9/6(/ WU /6( WI /6( WZ /6(/ W 7/6( 069 130/224 DocID028794 Rev 4 STM32L433xx Electrical characteristics High-speed external clock generated from a crystal/ceramic resonator The high-speed external (HSE) clock can be supplied with a 4 to 48 MHz crystal/ceramic resonator oscillator. All the information given in this paragraph are based on design simulation results obtained with typical external components specified in Table 56. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy). Table 56. HSE oscillator characteristics(1) Symbol fOSC_IN RF Conditions(2) Min Typ Max Unit Oscillator frequency - 4 8 48 MHz Feedback resistor - - 200 - k - - 5.5 VDD = 3 V, Rm = 30 , CL = 10 pF@8 MHz - 0.44 - VDD = 3 V, Rm = 45 , CL = 10 pF@8 MHz - 0.45 - VDD = 3 V, Rm = 30 , CL = 5 pF@48 MHz - 0.68 - VDD = 3 V, Rm = 30 , CL = 10 pF@48 MHz - 0.94 - VDD = 3 V, Rm = 30 , CL = 20 pF@48 MHz - 1.77 - Startup - - 1.5 mA/V VDD is stabilized - 2 - ms Parameter (3) During startup IDD(HSE) Gm HSE current consumption Maximum critical crystal transconductance tSU(HSE)(4) Startup time mA 1. Guaranteed by design. 2. Resonator characteristics given by the crystal/ceramic resonator manufacturer. 3. This consumption level occurs during the first 2/3 of the tSU(HSE) startup time 4. tSU(HSE) is the startup time measured from the moment it is enabled (by software) to a stabilized 8 MHz oscillation is reached. This value is measured for a standard crystal resonator and it can vary significantly with the crystal manufacturer For CL1 and CL2, it is recommended to use high-quality external ceramic capacitors in the 5 pF to 20 pF range (typ.), designed for high-frequency applications, and selected to match the requirements of the crystal or resonator (see Figure 22). CL1 and CL2 are usually the same size. The crystal manufacturer typically specifies a load capacitance which is the series combination of CL1 and CL2. PCB and MCU pin capacitance must be included (10 pF can be used as a rough estimate of the combined pin and board capacitance) when sizing CL1 and CL2. DocID028794 Rev 4 131/224 193 Electrical characteristics Note: STM32L433xx For information on selecting the crystal, refer to the application note AN2867 "Oscillator design guide for ST microcontrollers" available from the ST website www.st.com. Figure 22. Typical application with an 8 MHz crystal 5HVRQDWRUZLWKLQWHJUDWHG FDSDFLWRUV &/ 26&B,1 0+] UHVRQDWRU &/ 5(;7 I+6( 5) %LDV FRQWUROOHG JDLQ 26&B287 069 1. REXT value depends on the crystal characteristics. Low-speed external clock generated from a crystal resonator The low-speed external (LSE) clock can be supplied with a 32.768 kHz crystal resonator oscillator. All the information given in this paragraph are based on design simulation results obtained with typical external components specified in Table 57. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy). Table 57. LSE oscillator characteristics (fLSE = 32.768 kHz)(1) Symbol IDD(LSE) Parameter LSE current consumption Maximum critical crystal Gmcritmax gm tSU(LSE)(3) Startup time 132/224 Conditions(2) Min Typ Max LSEDRV[1:0] = 00 Low drive capability - 250 - LSEDRV[1:0] = 01 Medium low drive capability - 315 - LSEDRV[1:0] = 10 Medium high drive capability - 500 - LSEDRV[1:0] = 11 High drive capability - 630 - LSEDRV[1:0] = 00 Low drive capability - - 0.5 LSEDRV[1:0] = 01 Medium low drive capability - - 0.75 LSEDRV[1:0] = 10 Medium high drive capability - - 1.7 LSEDRV[1:0] = 11 High drive capability - - 2.7 VDD is stabilized - 2 - DocID028794 Rev 4 Unit nA A/V s STM32L433xx Electrical characteristics 1. Guaranteed by design. 2. Refer to the note and caution paragraphs below the table, and to the application note AN2867 "Oscillator design guide for ST microcontrollers". 3. tSU(LSE) is the startup time measured from the moment it is enabled (by software) to a stabilized 32.768 kHz oscillation is reached. This value is measured for a standard crystal and it can vary significantly with the crystal manufacturer Note: For information on selecting the crystal, refer to the application note AN2867 "Oscillator design guide for ST microcontrollers" available from the ST website www.st.com. Figure 23. Typical application with a 32.768 kHz crystal 5HVRQDWRUZLWKLQWHJUDWHG FDSDFLWRUV &/ 26&B,1 I/6( 'ULYH SURJUDPPDEOH DPSOLILHU N+] UHVRQDWRU 26&B287 &/ 069 Note: An external resistor is not required between OSC32_IN and OSC32_OUT and it is forbidden to add one. DocID028794 Rev 4 133/224 193 Electrical characteristics 6.3.8 STM32L433xx Internal clock source characteristics The parameters given in Table 58 are derived from tests performed under ambient temperature and supply voltage conditions summarized in Table 22: General operating conditions. The provided curves are characterization results, not tested in production. High-speed internal (HSI16) RC oscillator Table 58. HSI16 oscillator characteristics(1) Symbol fHSI16 TRIM Parameter HSI16 Frequency HSI16 user trimming step DuCy(HSI16)(2) Duty Cycle Conditions Min Typ Max Unit 15.88 - 16.08 MHz Trimming code is not a multiple of 64 0.2 0.3 0.4 Trimming code is a multiple of 64 -4 -6 -8 45 - 55 % -1 - 1 % -2 - 1.5 % -0.1 - 0.05 % VDD=3.0 V, TA=30 C - % Temp(HSI16) HSI16 oscillator frequency TA= 0 to 85 C drift over temperature TA= -40 to 125 C VDD(HSI16) HSI16 oscillator frequency VDD=1.62 V to 3.6 V drift over VDD tsu(HSI16)(2) HSI16 oscillator start-up time - - 0.8 1.2 s tstab(HSI16)(2) HSI16 oscillator stabilization time - - 3 5 s IDD(HSI16)(2) HSI16 oscillator power consumption - - 155 190 A 1. Guaranteed by characterization results. 2. Guaranteed by design. 134/224 DocID028794 Rev 4 STM32L433xx Electrical characteristics Figure 24. HSI16 frequency versus temperature 0+] PLQ PHDQ & PD[ 06Y9 DocID028794 Rev 4 135/224 193 Electrical characteristics STM32L433xx Multi-speed internal (MSI) RC oscillator Table 59. MSI oscillator characteristics(1) Symbol Parameter Conditions Min Typ Max Range 0 98.7 100 101.3 Range 1 197.4 200 202.6 Range 2 394.8 400 405.2 Range 3 789.6 800 810.4 Range 4 0.987 1 1.013 Range 5 1.974 2 2.026 Range 6 3.948 4 4.052 Range 7 7.896 8 8.104 Range 8 15.79 16 16.21 Range 9 23.69 24 24.31 Range 10 31.58 32 32.42 Range 11 47.38 48 48.62 Range 0 - 98.304 - Range 1 - 196.608 - Range 2 - 393.216 - Range 3 - 786.432 - Range 4 - 1.016 - PLL mode Range 5 XTAL= 32.768 kHz Range 6 - 1.999 - - 3.998 - Range 7 - 7.995 - Range 8 - 15.991 - Range 9 - 23.986 - Range 10 - 32.014 - Range 11 - 48.005 - -3.5 - 3 -8 - 6 MSI mode fMSI TEMP(MSI)(2) 136/224 MSI frequency after factory calibration, done at VDD=3 V and TA=30 C MSI oscillator frequency drift over temperature MSI mode TA= -0 to 85 C TA= -40 to 125 C DocID028794 Rev 4 Unit kHz MHz kHz MHz % STM32L433xx Electrical characteristics Table 59. MSI oscillator characteristics(1) (continued) Symbol Parameter Conditions Min Typ VDD=1.62 V to 3.6 V -1.2 - VDD=2.4 V to 3.6 V -0.5 - VDD=1.62 V to 3.6 V -2.5 - VDD=2.4 V to 3.6 V -0.8 - VDD=1.62 V to 3.6 V -5 - VDD=2.4 V to 3.6 V -1.6 - TA= -40 to 85 C - 1 2 TA= -40 to 125 C - 2 4 Range 0 to 3 VDD(MSI) (2) MSI oscillator frequency drift MSI mode over VDD (reference is 3 V) Range 4 to 7 Range 8 to 11 FSAMPLING (MSI)(2)(6) Frequency variation in MSI mode sampling mode(3) P_USB Jitter(MSI)(6) Period jitter for USB clock(4) MT_USB Jitter(MSI)(6) Medium term jitter PLL mode for USB clock(5) Range 11 CC jitter(MSI)(6) P jitter(MSI)(6) tSU(MSI)(6) tSTAB(MSI)(6) PLL mode Range 11 Max Unit 0.5 0.7 % 1 % for next transition - - - 3.458 for paired transition - - - 3.916 for next transition - - - 2 for paired transition - - - 1 ns ns RMS cycle-tocycle jitter PLL mode Range 11 - - 60 - ps RMS Period jitter PLL mode Range 11 - - 50 - ps Range 0 - - 10 20 Range 1 - - 5 10 Range 2 - - 4 8 Range 3 - - 3 7 Range 4 to 7 - - 3 6 Range 8 to 11 - - 2.5 6 10 % of final frequency - - 0.25 0.5 5 % of final frequency - - 0.5 1.25 1 % of final frequency - - - 2.5 MSI oscillator start-up time MSI oscillator stabilization time PLL mode Range 11 DocID028794 Rev 4 us ms 137/224 193 Electrical characteristics STM32L433xx Table 59. MSI oscillator characteristics(1) (continued) Symbol IDD(MSI)(6) Parameter MSI oscillator power consumption Conditions MSI and PLL mode Min Typ Max Range 0 - - 0.6 1 Range 1 - - 0.8 1.2 Range 2 - - 1.2 1.7 Range 3 - - 1.9 2.5 Range 4 - - 4.7 6 Range 5 - - 6.5 9 Range 6 - - 11 15 Range 7 - - 18.5 25 Range 8 - - 62 80 Range 9 - - 85 110 Range 10 - - 110 130 Range 11 - - 155 190 Unit A 1. Guaranteed by characterization results. 2. This is a deviation for an individual part once the initial frequency has been measured. 3. Sampling mode means Low-power run/Low-power sleep modes with Temperature sensor disable. 4. Average period of MSI @48 MHz is compared to a real 48 MHz clock over 28 cycles. It includes frequency tolerance + jitter of MSI @48 MHz clock. 5. Only accumulated jitter of MSI @48 MHz is extracted over 28 cycles. For next transition: min. and max. jitter of 2 consecutive frame of 28 cycles of the MSI @48 MHz, for 1000 captures over 28 cycles. For paired transitions: min. and max. jitter of 2 consecutive frame of 56 cycles of the MSI @48 MHz, for 1000 captures over 56 cycles. 6. Guaranteed by design. 138/224 DocID028794 Rev 4 STM32L433xx Electrical characteristics Figure 25. Typical current consumption versus MSI frequency High-speed internal 48 MHz (HSI48) RC oscillator Table 60. HSI48 oscillator characteristics(1) Symbol Parameter fHSI48 HSI48 Frequency TRIM HSI48 user trimming step USER TRIM COVERAGE Conditions VDD=3.0V, TA=30C - HSI48 user trimming coverage 32 steps DuCy(HSI48) Duty Cycle - Accuracy of the HSI48 oscillator ACCHSI48_REL over temperature (factory calibrated) DVDD(HSI48) HSI48 oscillator frequency drift with VDD VDD = 3.0 V to 3.6 V, TA = -15 to 85 C Min Typ Max Unit - 48 - MHz - 0.11(2) 0.18(2) % 3(3) 3.5(3) - % 45(2) - 55(2) % - - 3(3) % VDD = 1.65 V to 3.6 V, TA = -40 to 125 C - - 4.5(3) VDD = 3 V to 3.6 V - 0.025(3) 0.05(3) VDD = 1.65 V to 3.6 V - 0.05(3) 0.1(3) % tsu(HSI48) HSI48 oscillator start-up time - - 2.5(2) 6(2) s IDD(HSI48) HSI48 oscillator power consumption - - 340(2) 380(2) A DocID028794 Rev 4 139/224 193 Electrical characteristics STM32L433xx Table 60. HSI48 oscillator characteristics(1) (continued) Symbol Parameter Conditions Min Typ Max Unit NT jitter Next transition jitter Accumulated jitter on 28 cycles(4) - - +/-0.15(2) - ns PT jitter Paired transition jitter Accumulated jitter on 56 cycles(4) - - +/-0.25(2) - ns 1. VDD = 3 V, TA = -40 to 125C unless otherwise specified. 2. Guaranteed by design. 3. Guaranteed by characterization results. 4. Jitter measurement are performed without clock source activated in parallel. Figure 26. HSI48 frequency versus temperature $YJ PLQ & PD[ 06Y9 Low-speed internal (LSI) RC oscillator Table 61. LSI oscillator characteristics(1) Symbol fLSI tSU(LSI)(2) tSTAB(LSI)(2) IDD(LSI)(2) Parameter LSI Frequency LSI oscillator startup time LSI oscillator stabilization time LSI oscillator power consumption Conditions Min Typ Max VDD = 3.0 V, TA = 30 C 31.04 - 32.96 VDD = 1.62 to 3.6 V, TA = -40 to 125 C 29.5 - 34 - - 80 130 s 5% of final frequency - 125 180 s - - 110 180 nA 1. Guaranteed by characterization results. 2. Guaranteed by design. 140/224 DocID028794 Rev 4 Unit kHz STM32L433xx 6.3.9 Electrical characteristics PLL characteristics The parameters given in Table 62 are derived from tests performed under temperature and VDD supply voltage conditions summarized in Table 22: General operating conditions. Table 62. PLL, PLLSAI1 characteristics(1) Symbol fPLL_IN Parameter Conditions Min Typ Max Unit PLL input clock(2) - 4 - 16 MHz PLL input clock duty cycle - 45 - 55 % Voltage scaling Range 1 3.0968 - 80 Voltage scaling Range 2 3.0968 - 26 Voltage scaling Range 1 12 - 80 Voltage scaling Range 2 12 - 26 Voltage scaling Range 1 12 - 80 Voltage scaling Range 2 12 - 26 Voltage scaling Range 1 96 - 344 Voltage scaling Range 2 96 - 128 - 15 40 - 40 - - 30 - VCO freq = 96 MHz - 200 260 VCO freq = 192 MHz - 300 380 VCO freq = 344 MHz - 520 650 fPLL_P_OUT PLL multiplier output clock P fPLL_Q_OUT PLL multiplier output clock Q fPLL_R_OUT PLL multiplier output clock R fVCO_OUT tLOCK Jitter IDD(PLL) PLL VCO output PLL lock time RMS cycle-to-cycle jitter RMS period jitter PLL power consumption on VDD(1) System clock 80 MHz MHz MHz MHz MHz s ps A 1. Guaranteed by design. 2. Take care of using the appropriate division factor M to obtain the specified PLL input clock values. The M factor is shared between the 2 PLLs. DocID028794 Rev 4 141/224 193 Electrical characteristics 6.3.10 STM32L433xx Flash memory characteristics Table 63. Flash memory characteristics(1) Symbol Parameter Conditions Typ Max Unit tprog 64-bit programming time - 81.69 90.76 s tprog_row one row (32 double word) programming time normal programming 2.61 2.90 fast programming 1.91 2.12 tprog_page one page (2 Kbyte) programming time normal programming 20.91 23.24 fast programming 15.29 16.98 22.02 24.47 normal programming 5.35 5.95 fast programming 3.91 4.35 22.13 24.59 Write mode 3.4 - Erase mode 3.4 - Write mode 7 (for 2 s) - Erase mode 7 (for 41 s) - tERASE tprog_bank tME IDD Page (2 KB) erase time one bank (512 Kbyte) programming time - Mass erase time (one or two banks) - Average consumption from VDD Maximum current (peak) ms s ms mA 1. Guaranteed by design. Table 64. Flash memory endurance and data retention Symbol NEND tRET Min(1) Unit TA = -40 to +105 C 10 kcycles 1 kcycle(2) at TA = 85 C 30 Parameter Endurance Data retention Conditions 1 kcycle (2) 1 kcycle (2) at TA = 105 C 15 at TA = 125 C 7 (2) at TA = 55 C 30 10 kcycles(2) at TA = 85 C 15 10 kcycles 10 kcycles (2) at TA = 105 C 1. Guaranteed by characterization results. 2. Cycling performed over the whole temperature range. 142/224 DocID028794 Rev 4 10 Years STM32L433xx 6.3.11 Electrical characteristics EMC characteristics Susceptibility tests are performed on a sample basis during device characterization. Functional EMS (electromagnetic susceptibility) While a simple application is executed on the device (toggling 2 LEDs through I/O ports). the device is stressed by two electromagnetic events until a failure occurs. The failure is indicated by the LEDs: * Electrostatic discharge (ESD) (positive and negative) is applied to all device pins until a functional disturbance occurs. This test is compliant with the IEC 61000-4-2 standard. * FTB: A Burst of Fast Transient voltage (positive and negative) is applied to VDD and VSS through a 100 pF capacitor, until a functional disturbance occurs. This test is compliant with the IEC 61000-4-4 standard. A device reset allows normal operations to be resumed. The test results are given in Table 65. They are based on the EMS levels and classes defined in application note AN1709. Table 65. EMS characteristics Conditions Level/ Class Symbol Parameter VFESD Voltage limits to be applied on any I/O pin to induce a functional disturbance VDD = 3.3 V, TA = +25 C, fHCLK = 80 MHz, conforming to IEC 61000-4-2 3B VEFTB Fast transient voltage burst limits to be applied through 100 pF on VDD and VSS pins to induce a functional disturbance VDD = 3.3 V, TA = +25 C, fHCLK = 80 MHz, conforming to IEC 61000-4-4 5A Designing hardened software to avoid noise problems EMC characterization and optimization are performed at component level with a typical application environment and simplified MCU software. It should be noted that good EMC performance is highly dependent on the user application and the software in particular. Therefore it is recommended that the user applies EMC software optimization and prequalification tests in relation with the EMC level requested for his application. Software recommendations The software flowchart must include the management of runaway conditions such as: * Corrupted program counter * Unexpected reset * Critical Data corruption (control registers...) DocID028794 Rev 4 143/224 193 Electrical characteristics STM32L433xx Prequalification trials Most of the common failures (unexpected reset and program counter corruption) can be reproduced by manually forcing a low state on the NRST pin or the Oscillator pins for 1 second. To complete these trials, ESD stress can be applied directly on the device, over the range of specification values. When unexpected behavior is detected, the software can be hardened to prevent unrecoverable errors occurring (see application note AN1015). Electromagnetic Interference (EMI) The electromagnetic field emitted by the device are monitored while a simple application is executed (toggling 2 LEDs through the I/O ports). This emission test is compliant with IEC 61967-2 standard which specifies the test board and the pin loading. Table 66. EMI characteristics Symbol Parameter Max vs. [fHSE/fHCLK] Monitored frequency band Conditions Unit 8 MHz/ 80 MHz SEMI Peak level 0.1 MHz to 30 MHz -8 VDD = 3.6 V, TA = 25 C, 30 MHz to 130 MHz LQFP100 package 130 MHz to 1 GHz compliant with IEC 61967-2 1 GHz to 2 GHz 2 8 EMI Level 6.3.12 dBV 5 2.5 - Electrical sensitivity characteristics Based on three different tests (ESD, LU) using specific measurement methods, the device is stressed in order to determine its performance in terms of electrical sensitivity. Electrostatic discharge (ESD) Electrostatic discharges (a positive then a negative pulse separated by 1 second) are applied to the pins of each sample according to each pin combination. The sample size depends on the number of supply pins in the device (3 parts x (n+1) supply pins). This test conforms to the ANSI/JEDEC standard. Table 67. ESD absolute maximum ratings Symbol VESD(HBM) Ratings Conditions TA = +25 C, conforming Electrostatic discharge to ANSI/ESDA/JEDEC voltage (human body model) JS-001 Electrostatic discharge VESD(CDM) voltage (charge device model) TA = +25 C, conforming to ANSI/ESD STM5.3.1 1. Guaranteed by characterization results. 144/224 DocID028794 Rev 4 Class Maximum value(1) 2 2000 Unit V C3 250 STM32L433xx Electrical characteristics Static latch-up Two complementary static tests are required on six parts to assess the latch-up performance: * A supply overvoltage is applied to each power supply pin. * A current injection is applied to each input, output and configurable I/O pin. These tests are compliant with EIA/JESD 78A IC latch-up standard. Table 68. Electrical sensitivities Symbol LU 6.3.13 Parameter Static latch-up class Conditions Class TA = +105 C conforming to JESD78A II I/O current injection characteristics As a general rule, current injection to the I/O pins, due to external voltage below VSS or above VDDIOx (for standard, 3.3 V-capable I/O pins) should be avoided during normal product operation. However, in order to give an indication of the robustness of the microcontroller in cases when abnormal injection accidentally happens, susceptibility tests are performed on a sample basis during device characterization. Functional susceptibility to I/O current injection While a simple application is executed on the device, the device is stressed by injecting current into the I/O pins programmed in floating input mode. While current is injected into the I/O pin, one at a time, the device is checked for functional failures. The failure is indicated by an out of range parameter: ADC error above a certain limit (higher than 5 LSB TUE), out of conventional limits of induced leakage current on adjacent pins (out of the -5 A/+0 A range) or other functional failure (for example reset occurrence or oscillator frequency deviation). The characterization results are given in Table 69. Negative induced leakage current is caused by negative injection and positive induced leakage current is caused by positive injection. Table 69. I/O current injection susceptibility(1) Functional susceptibility Symbol IINJ Description Unit Negative injection Positive injection Injected current on all pins except PA4, PA5, PE8, PE9, PE10, PE11, PE12 -5 N/A(2) Injected current on PE8, PE9, PE10, PE11, PE12 -0 N/A(2) Injected current on PA4, PA5 pins -5 0 mA 1. Guaranteed by characterization results. 2. Injection is not possible. DocID028794 Rev 4 145/224 193 Electrical characteristics 6.3.14 STM32L433xx I/O port characteristics General input/output characteristics Unless otherwise specified, the parameters given in Table 70 are derived from tests performed under the conditions summarized in Table 22: General operating conditions. All I/Os are designed as CMOS- and TTL-compliant. Table 70. I/O static characteristics Symbol VIL(1) VIH(1) Vhys(3) Parameter Typ Max 1.62 V