DS002 (v1.5) December 5, 2001 www.xilinx.com 1
Preliminary Pr od uct Spec ifica tion 1-800-255-7778
© 2001 Xilinx, Inc. All rights reserved. All Xilinx trademarks, registered trademarks, patents, and disclaimers are as listed at http://www.xilinx.com/legal.htm.
All other trademarks and registered trademarks are the property of their respective owners. All specifications are subject to change without notice.
7
Features
• Certified to MIL-PRF-38535 (Qualified Manufacturer
Listing)
• Guaranteed over the full military temperature range
(–55°C to +125°C)
• Ceramic and Plastic Packages
• Fast, high-density Field-Programmable Gate Arrays
- Densities from 100K to 1M system gates
- System performance up to 200 MHz
- Hot-swappab le for Compact PCI
• Multi-stan dard Sel ec tI/O™ interfaces
- 16 hig h- perfor man ce interface standard s
- Connects directly to ZBTRAM devices
• Built-in clock-management circuitry
- Four dedicated delay-locked loops (DLLs) for
advanced clock control
- Four primary low-skew global clock distribution
nets, plus 24 secondary global nets
• Hierarchical memory system
- LUTs configurable as 16-bit RAM, 32-bit RAM,
16-bit dual-ported RAM, or 16-bit Shift Register
- Configurable synchronous dual-ported 4K-bit
RAMs
- Fast interfaces to external high-performance RAMs
• Flexible architecture that balances speed and density
- Dedicated carry logic for high-speed arithmetic
- Dedicated multiplier support
- Cascade chain for wide-input functions
- Abundant registers/latches with clock enable, and
dual synchronous/asynchronous set and reset
- Internal 3-state bussing
- IEE E 1149.1 bou ndary-scan log ic
- Die-temp e rature sensing device
• Supported by FPGA Foundation™ and Alliance
Development Systems
- Complete support for Unified Libraries, Relationally
Placed Macr os, and Design Manag er
- Wide selection of PC and workstation platforms
• SRAM-based in-system configuration
- Unlimited reprogrammability
- Four programming modes
•0.22
µm 5-layer metal process
• 100% factory tested
• Available to Standard Microcircuit Drawings
- 596 2-995 72 for XQV300
- 596 2-995 73 for XQV600
- 596 2-995 74 for XQV1000
- Contact Defense Supply Center Columbus (DSCC)
for more information at http://www.dscc.dla.mil
Description
The QPro™ Virtex™ FPGA family delivers high-perfor-
mance, high-capacity programmable logic solutions. Dra-
matic increases in silicon efficiency result from optimizing
the new architecture for place-and-route efficiency and
exploit ing an aggressive 5-layer-metal 0 .22 µm CMOS pro-
cess. These advances make QPro Virtex FPGAs powerful
and flexible alternatives to mask-programmed gate arrays.
The Virtex family comprises the four members shown in
Table 1.
Building on experience gained from previous generations of
FPGAs, the Virtex family represents a revolutionary step
forward in programmable logic design. Combining a wide
v ariety of programmable system features, a rich hierarch y of
fast, flexible interconnect resources, and advanced process
technology, the QPro Virtex family delivers a high-speed
and high-capacity programmable logic solution that
enhances design flexibility while reducing time-to-market.
Refer to the “Virtex™ 2.5V Field Programmable Gate
Arrays” commercial data sheet for more information on
device architecture and timing specifications.
0QPro Virtex 2.5V QML
High-Reliability FPGA s
DS002 (v1.5) Dec emb er 5, 2001 02Preliminary Product Specification
R