© Koninklijke Philips Electronics N.V. 2004.
Printed in The Netherlands
All rights are reserved. Reproduction in whole or in part is prohibited without the prior
written consent of the copyright owner.
The information presented in this document does not form part of any quotation or
contract, is believed to be accurate and reliable and may be changed without notice. No
liability will be accepted by the publisher for any consequence of its use. Publication
thereof does not convey nor imply any license under patent- or other industrial or
intellectual property rights.
Date of release: 23 December 2004 Document order number: 9397 750 13961
Contents
Philips Semiconductors ISP1161A1
USB single-chip host and device controller
1 General description. . . . . . . . . . . . . . . . . . . . . . 1
2 Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3
3 Applications . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4
4 Ordering information. . . . . . . . . . . . . . . . . . . . . 4
5 Block diagram . . . . . . . . . . . . . . . . . . . . . . . . . . 5
6 Pinning information. . . . . . . . . . . . . . . . . . . . . . 7
6.1 Pinning . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7
6.2 Pin description . . . . . . . . . . . . . . . . . . . . . . . . . 7
7 Functional description . . . . . . . . . . . . . . . . . . 11
7.1 PLL clock multiplier. . . . . . . . . . . . . . . . . . . . . 11
7.2 Bit clock recovery . . . . . . . . . . . . . . . . . . . . . . 11
7.3 Analog transceivers . . . . . . . . . . . . . . . . . . . . 11
7.4 Philips Serial Interface Engine (SIE). . . . . . . . 11
7.5 SoftConnect . . . . . . . . . . . . . . . . . . . . . . . . . . 11
7.6 GoodLink . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12
8 Microprocessor bus interface. . . . . . . . . . . . . 12
8.1 Programmed I/O (PIO) addressing mode. . . . 12
8.2 DMA mode . . . . . . . . . . . . . . . . . . . . . . . . . . . 12
8.3 Control register access by PIO mode. . . . . . . 13
8.4 FIFO buffer RAM access by PIO mode . . . . . 16
8.5 FIFO buffer RAM access by DMA mode. . . . . 17
8.6 Interrupts . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18
9 USB host controller (HC). . . . . . . . . . . . . . . . . 24
9.1 HC’s four USB states . . . . . . . . . . . . . . . . . . . 24
9.2 Generating USB traffic . . . . . . . . . . . . . . . . . . 24
9.3 PTD data structure . . . . . . . . . . . . . . . . . . . . . 26
9.4 HC internal FIFO buffer RAM structure . . . . . 29
9.5 HC operational model. . . . . . . . . . . . . . . . . . . 35
9.6 Microprocessor loading. . . . . . . . . . . . . . . . . . 38
9.7 Internal pull-down resistors for downstream
ports. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 38
9.8 OC detection and power switching control . . . 39
9.9 Suspend and wake-up . . . . . . . . . . . . . . . . . . 41
10 HC registers . . . . . . . . . . . . . . . . . . . . . . . . . . . 44
10.1 HC control and status registers . . . . . . . . . . . 45
10.2 HC frame counter registers. . . . . . . . . . . . . . . 52
10.3 HC Root Hub registers . . . . . . . . . . . . . . . . . . 55
10.4 HC DMA and interrupt control registers . . . . . 65
10.5 HC miscellaneous registers . . . . . . . . . . . . . . 70
10.6 HC buffer RAM control registers. . . . . . . . . . . 72
11 USB device controller (DC). . . . . . . . . . . . . . . 77
11.1 DC data transfer operation . . . . . . . . . . . . . . . 77
11.2 Device DMA transfer. . . . . . . . . . . . . . . . . . . . 78
11.3 Endpoint descriptions . . . . . . . . . . . . . . . . . . . 79
11.4 Suspend and resume . . . . . . . . . . . . . . . . . . . 82
12 DC DMA transfer . . . . . . . . . . . . . . . . . . . . . . . 85
12.1 Selecting an endpoint for DMA transfer . . . . . 85
12.2 8237 compatible mode . . . . . . . . . . . . . . . . . . 86
12.3 DACK-only mode . . . . . . . . . . . . . . . . . . . . . . 87
12.4 End-Of-Transfer conditions. . . . . . . . . . . . . . . 88
13 DC commands and registers . . . . . . . . . . . . . 90
13.1 Initialization commands . . . . . . . . . . . . . . . . . 92
13.2 Data flow commands . . . . . . . . . . . . . . . . . . . 99
13.3 General commands . . . . . . . . . . . . . . . . . . . 103
14 Power supply . . . . . . . . . . . . . . . . . . . . . . . . . 109
15 Crystal oscillator and LazyClock. . . . . . . . . 109
16 Power-on reset (POR) . . . . . . . . . . . . . . . . . . 112
17 Limiting values . . . . . . . . . . . . . . . . . . . . . . . 113
18 Recommended operating conditions . . . . . 113
19 Static characteristics . . . . . . . . . . . . . . . . . . 114
20 Dynamic characteristics. . . . . . . . . . . . . . . . 116
20.1 Programmed I/O timing . . . . . . . . . . . . . . . . 117
20.2 DMA timing. . . . . . . . . . . . . . . . . . . . . . . . . . 119
21 Application information . . . . . . . . . . . . . . . . 126
21.1 Typical interface circuit. . . . . . . . . . . . . . . . . 126
21.2 Interfacing a ISP1161A1 with a SH7709
RISC processor. . . . . . . . . . . . . . . . . . . . . . 127
21.3 Typical software model. . . . . . . . . . . . . . . . . 127
22 Test information. . . . . . . . . . . . . . . . . . . . . . . 129
23 Package outline . . . . . . . . . . . . . . . . . . . . . . . 130
24 Soldering . . . . . . . . . . . . . . . . . . . . . . . . . . . . 132
24.1 Introduction to soldering surface mount
packages. . . . . . . . . . . . . . . . . . . . . . . . . . . 132
24.2 Reflow soldering. . . . . . . . . . . . . . . . . . . . . . 132
24.3 Wave soldering. . . . . . . . . . . . . . . . . . . . . . . 132
24.4 Manual soldering . . . . . . . . . . . . . . . . . . . . . 133
24.5 Package related soldering information. . . . . 133
25 Revision history . . . . . . . . . . . . . . . . . . . . . . 134
26 Data sheet status. . . . . . . . . . . . . . . . . . . . . . 135
27 Definitions . . . . . . . . . . . . . . . . . . . . . . . . . . . 135
28 Disclaimers . . . . . . . . . . . . . . . . . . . . . . . . . . 135
29 Trademarks . . . . . . . . . . . . . . . . . . . . . . . . . . 135