5 of 7
EQ50EVK - EQ50F100 Evaluation Kit User Manual
Rev. 1.0
Setup
The setup of EQ50EVK evaluation board is very straightforward. To start using
the evaluation kit, follow these steps:
1) Connect signal source positive output to EQ50EVK positive input (J2).
2) Connect signal source negative output to EQ50EVK negative input (J3).
3) Connect EQ50EVK positive output (J4) to the positive input of
SerDes/ASIC/FPGA/Test Equipment.
4) Connect EQ50EVK positive output (J5) to negative input of
SerDes/ASIC/FPGA/Test Equipment.
5) Apply power (+1.8V) and ground to EQ50EVK PWR section (P2). See
Figure 1 for detail.
Overview
The EQ50EVK has total of 4 layers: 1) Signal layer, 2) GND layer, 3) +1.8V
power layer and 4) bottom layer. The total board thickness is 62mil. The high-
speed CML signal traces are 20mil wide with impedance of 100-Ohm differential.
The CML input and output of the EQ50F100 is access through SMA connector
(J2 – J5). Power and ground are supplied through 2mm Header-pin connector
P2. See Figure 1 for detail.
Tantalum 10uF capacitors (C3) placed near the power connection provide bulk
energy storage. In addition to excellent bypassing provided by the closely
sandwiched power and ground planes, a network of 10nF (C5) and 100pF (C7)
bypass capacitors is placed between Vcc and ground to provide additional
bypassing near the device.
P2 PW
GND 1.8V
Connection to Ground Connection to 1.8V power
Fi
ure 1