5
Figure 5. TiltOut signal in alignment mode.
LED regulation
The LED regulation control unit keeps the LED power
perceived by the PDA constant regardless of temperature
or aging eects. It also acts to stabilize the amplitudes of
the Sine/Cosine signals.
If the power control exceeds the operating range the LERR
pin will be pulled to logic High.
The LED power control is generated from the analog
tracks, i.e. the Sine/Cosine photo sensors. At high RPM
speeds, the LED power control will compensate for signal
amplitudes attenuation, and it can drive up to 50 mA
maximum current.
Sine/Cosine Signal Calibration
Due to amplier mismatch and mechanical misalign-
ment the signals do have gain and oset errors. Once the
alignment is done, the encoder will need to be switched
to calibration mode, which to correct the single-ended
sine and cosine to 2.5 V oset and 1 Vpp amplitude. The
signal calibration is done with LED regulation turned o.
The sine/cosine signal will driven out through an op-amp
where the Vpp will be 0.5Vpp amplitude for a single ended
sin/cosine with 2.5 V oset.
Calibration is done at Avago in factory prior to ship out, so
user can skip this process.
Interpolator for Sine & Cosine Channels
The interpolator on the Sine/Cosine analog signal
generates the digital signal of D-1 to D-4 by a ash A/D
conversion; the interpolation value will be synchronized
with the 13 digital tracks to generate the 17-bit absolute
position value.
DOUT, SCL, NSL (3wire/2 wire SSI)
The absolute position is serially streamed out using SSI
protocol. The most signicant bit, MSB (D17) will always
be sent rst from the DOUT pin. The positional data can
be inverted (i.e. count down instead of up) with MSBINV
pulled to high. By default it will be low once powered on.
The NSL pin acts as the chip enable pin. NSL has to be
triggered rst to low before SCL clock can reach the
encoder to read out the positional data. The maximum
SCL clock frequency is up to 10 MHz.
Valid data of DOUT should be read when the SCL clock is
low. Please refer to timing diagram on Figure 1.
In some application of point to point interface, 2 wire SSI
is use which will eliminate the use of NSL pin. In this case
NSL will need to pull to low all times. For 2 wire SSI, the
SCL timing will be limited to about 1.5 MHz.The NSL+
pin have to connect to ground and NSL- connect to high
voltage at 5V.
LERR pin is a general error pin as a feedback to user on
some errors such as temperature sensor exceeding
operating limit, LED ray is low, and this is an indication
when light intensity is at a critical stage aecting the per-
formance of the encoder. It is caused either by contamina-
tion of the code disc or LED degradation.
Incremental A/B output
Besides the absolute position read out, AEAT-9000 also
comes with 2 channel incremental output with 2048CPR.
These A/B channel is generated from dierential Sin/
Cosine. The frequency response of the A/B will be based
on the dierential Sin/Cosine response with a max of 500
kHz without much degradation on the Vpp amplitude.
SPI Interface (SPI_SO, SPI_SI, SPI_CLK)
SPI is the interface that is used to congure the internal
register settings to turn on alignment mode and calibra-
tion mode.
During alignment mode, Loctest signal and Tiltout will
provide an output to perform alignment.
During calibration mode, the SPI interface is used to
perform Sine/Cosine gain and oset calibration. It is also
used to program the EEPROM once the calibration has
been done.
To access the SPI register, write the data 1110 1011 to
address 0x1b to enable changes on the register setting.
This is needed every time the device is power on.
T
t
0° 180° 360°
TiltOut